STEVAL-SPDC01V1 STMicroelectronics, STEVAL-SPDC01V1 Datasheet - Page 6

BOARD EVAL BASED ON SPDC12L00010

STEVAL-SPDC01V1

Manufacturer Part Number
STEVAL-SPDC01V1
Description
BOARD EVAL BASED ON SPDC12L00010
Manufacturer
STMicroelectronics
Datasheets

Specifications of STEVAL-SPDC01V1

Mfg Application Notes
SPDC12L00010/STEVAL-SPDC01V1 Demo Board AppNote
Main Purpose
DC/DC, Step Down
Outputs And Type
1, Non-Isolated
Voltage - Output
0.6 ~ 5 V
Current - Output
10A
Voltage - Input
1.8 ~ 14 V
Regulator Topology
Buck
Board Type
Fully Populated
Utilized Ic / Part
SPDC12L00010
Input Voltage
1.8 V to 14 V
Board Size
15 mm x 15 mm
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Product
Power Management Modules
Dimensions
15 mm x 15 mm
Silicon Manufacturer
ST Micro
Silicon Core Number
SPDC12L00010
Kit Application Type
Power Management
Application Sub Type
DC/DC Converter
Kit Contents
Board
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Power - Output
-
Frequency - Switching
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-9009
Pin settings
6/29
Table 2.
Bank 1
Bank 2
Bank 3
Bank 4
Name Function
L10
L11
L4
L5
L6
L7
L8
L9
SS_INL
PGDLY
COMP
SGND
PGND
SYNC
VOUT
PRG
VIN
PG
PH
FB
Pin description (continued)
Power Good.
This pin is an open collector output, with a 10 kΩ pull-up resistor connected to
VAUX.
It is pulled low if the output voltage is not within specified thresholds
(90%-110%).
Power Good delay.
A capacitor connected between this pin and SGND, introduce a delay between
the internal PG comparator and the external signal rising edge. No delay can be
introduced on the falling edge of PG signal.
Synchronization.
This is the master/slave pin. Two or more devices can be synchronized
connecting the SYNC pins together.
Program.
This pin allows following settings:
- Enable/disable the current sink mode capability after soft-start;
- Enable/disable the OVP latch mode;
- Setting UVLO threshold for 5 V or 12 V bus.
Signal ground.
All references are referred to these pins, internally connected to PGND.
Feed-back.
This pin is connected to the error amplifier inverting input.
Compensation.
This pin is connected to the error amplifier output.
Soft-start_inhibit low
The soft-start time is programmed connecting an external capacitor from this pin
to SGND;
This pin can be used to inhibit the module.
DC input voltage.
See
Return for input/output voltage source.
Regulated power output.
See
Phase
This pins area is foreseen for module power losses dissipation;
see
Section 5.20 on page 24
Section 5.18 on page 23
Section 5.19 on page 23
Doc ID 15103 Rev 3
for details.
for mandatory condition.
for mandatory condition.
Description
SPDC12L00010

Related parts for STEVAL-SPDC01V1