V2DIP1-64 FTDI, Future Technology Devices International Ltd, V2DIP1-64 Datasheet - Page 25

MOD MCU-USB HOST CTLR 60-DIP

V2DIP1-64

Manufacturer Part Number
V2DIP1-64
Description
MOD MCU-USB HOST CTLR 60-DIP
Manufacturer
FTDI, Future Technology Devices International Ltd
Series
Vinculum-IIr
Datasheet

Specifications of V2DIP1-64

Main Purpose
Interface, USB 2.0 Host/Controller
Embedded
Yes, ASIC
Utilized Ic / Part
VNC2-64Q
Primary Attributes
Single A-Type Connector, UART / Parallel FIFO / SPI Interfaces
Secondary Attributes
Second USB Port is Available via Pins, Traffic LEDs
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
768-1056
Document Reference No.: FT_000165
V2DIP1-64 VNCL2-64Q Development Module Datasheet Version 1.01
Clearance No.: FTDI# 154
Appendix B – List of Figures and Tables
List of Figures
Figure 1.1 - V2DIP1 64 .................................................................................................................. 1
Figure 3.1 - V2DIP1-64 Module Pin Out (Top View) .......................................................................... 4
Figure 3.2 - V2DIP1-64 Module Pin Out (Bottom View) ..................................................................... 5
Figure 3.3 – Asynchronous FIFO Mode Read and Write Cycle. ........................................................... 14
Figure 3.4 - Synchronous FIFO Mode Read and Write Cycle .............................................................. 15
Figure 5.1 Additional USB Port Configuration .................................................................................. 19
Figure 6.1 - V2DIP1-64 Dimensions (Top View) .............................................................................. 20
Figure 6.2 - V2DIP1-64 Dimensions (Side View) ............................................................................. 20
Figure 7.1 - V2DIP1-64 Schematics ............................................................................................... 21
List of Tables
Table 3.1 - Pin Signal Descriptions .................................................................................................. 6
Table 3.2 - Default Interface I/O Pin Configuration ........................................................................... 8
Table 3.3 - Data and Control Bus Signal Mode Options – UART ......................................................... 10
Table 3.4 - Data and Control Bus Signal Mode Options – SPI Slave ................................................... 11
Table 3.5 - Data and Control Bus Signal Mode Options – SPI Master ................................................. 12
Table 3.6 - Data and Control Bus Signal Mode Options – Parallel FIFO Interface ................................. 13
Table 3.7 - Asynchronous FIFO Mode Read Cycle Timing .................................................................. 14
Table 3.8 - Data and Control Bus Signal Mode Options – Synchronous FIFO mode .............................. 15
Table 3.9 - Synchronous FIFO Mode Read and Write Cycle Timing .................................................... 16
Table 3.10 - Signal Name and Description – Debugger Interface ....................................................... 17
Copyright © 2010 Future Technology Devices International Limited
24

Related parts for V2DIP1-64