KSZ8851-16MLL-EVAL Micrel Inc, KSZ8851-16MLL-EVAL Datasheet - Page 27

BOARD EVALUATION KSZ8851-16MLL

KSZ8851-16MLL-EVAL

Manufacturer Part Number
KSZ8851-16MLL-EVAL
Description
BOARD EVALUATION KSZ8851-16MLL
Manufacturer
Micrel Inc
Series
LinkMD®r
Datasheets

Specifications of KSZ8851-16MLL-EVAL

Main Purpose
Interface, Ethernet Controller (PHY and MAC)
Embedded
No
Utilized Ic / Part
KSZ8851-16MLL
Primary Attributes
1 Port, 100BASE-TX/10BASE-T
Secondary Attributes
8/16-Bit Interface, LinkMD Cable Diagnostics
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
576-3292
August 2009
Micrel, Inc.
Write an 1?to RXQCR[3] reg to enable
Write an 1?to TXQCR[0] reg to issue a
that the TXQ has completed to transmit
to KSZ8851M TXQ memory until whole
Option to Read ISR[14] reg, it indicates
This is moving transmit data from Host
upper layer and prepares transmit pkt
to the TXQ. The TXQ will transmit this
write transmit data (control word, byte
transmit command (manual-enqueue)
at least one pkt to the PHY port, then
count and pkt data) to TXQ memory.
Write an 0?to RXQCR[3] reg to end
data (data, data_length, frame ID).
The transmit queue frame format is
Host receives an Ethernet pkt from
TXQ write access, then Host starts
Figure 7. Host TX Single Frame in Manual Enqueue Flow Diagram
Memory size is available for this
Check if KSZ8851M TXQ
pkt data to the PHY port
Write 1?to clear this bit
(Read TXMIR Reg)
shown in Table 5
TXQ write access
pkt is finished
transmit pkt?
Yes
27
No
Yes
Write the total amount of TXQ buffer
transmit frame size in double-word
enable the TXQ memory available
count in TXNTFSR[15:0] register
Set bit 1=1 in TXQCR register to
space which is required for next
(memory space available)
and check if the bit 6=1
Wait for interrupt
in ISR register
monitor
?
KSZ8851-16MLL/MLLI
M9999-083109-2.0
No

Related parts for KSZ8851-16MLL-EVAL