MT72HTS1G72PY-53EE1 Micron Technology Inc, MT72HTS1G72PY-53EE1 Datasheet - Page 11

MODULE DDR2 8GB 240-RDIMM

MT72HTS1G72PY-53EE1

Manufacturer Part Number
MT72HTS1G72PY-53EE1
Description
MODULE DDR2 8GB 240-RDIMM
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT72HTS1G72PY-53EE1

Memory Type
DDR2 SDRAM
Memory Size
8GB
Speed
533MT/s
Package / Case
240-RDIMM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Serial Presence-Detect
Table 12:
Table 13:
PDF: 09005aef82d283a8/Source: 09005aef82d28271
HTS72C1Gx72.fm - Rev. A 8/07 EN
Parameter/Condition
Parameter/Condition
Supply voltage
Input high voltage: Logic 1; All inputs
Input low voltage: Logic 0; All inputs
Output low voltage: I
Input leakage current: V
Output leakage current: V
Standby current
Power supply current, READ: SCL clock frequency = 100 kHz
Power supply current, WRITE: SCL clock frequency = 100 kHz
SCL LOW to SDA data-out valid
Time the bus must be free before a new transition can start
Data-out hold time
SDA and SCL fall time
Data-in hold time
Start condition hold time
Clock HIGH period
Noise suppression time constant at SCL, SDA inputs
Clock LOW period
SDA and SCL rise time
SCL clock frequency
Data-in setup time
Start condition setup time
Stop condition setup time
WRITE cycle time
Serial Presence-Detect EEPROM DC Operating Conditions
Serial Presence-Detect EEPROM AC Operating Conditions
Notes:
OUT
IN
= 3mA
OUT
= GND to V
1. To avoid spurious start and stop conditions, a minimum delay is placed between SCL = 1 and
2. This parameter is sampled.
3. For a restart condition, or following a WRITE cycle.
4. The SPD EEPROM WRITE cycle time (
= GND to V
the falling or rising edge of SDA.
sequence to the end of the EEPROM internal ERASE/PROGRAM cycle. During the WRITE
cycle, the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pull-up resis-
tance, and the EEPROM does not respond to its slave address.
DD
DD
8GB (x72, ECC, QR) 240-Pin DDR2 SDRAM RDIMM
11
Symbol
Symbol
t
t
t
t
t
HD:DAT
V
HD:STA
SU:DAT
SU:STO
SU:STA
t
t
t
t
I
t
HIGH
LOW
f
DDSPD
WRC
I
t
t
WRC) is the time from a valid stop condition of a write
V
V
CC W
BUF
I
SCL
V
I
CC R
AA
DH
I
t
t
LO
SB
t
OL
LI
R
IH
F
IL
I
Micron Technology, Inc., reserves the right to change products or specifications without notice.
V
Min
DDSPD
200
100
0.2
1.3
0.6
0.6
1.3
0.6
0.6
0
Min
0.05
–0.6
1.7
0.1
1.6
0.4
2
× 0.7
Serial Presence-Detect
Max
300
400
0.9
0.3
50
10
©2007 Micron Technology, Inc. All rights reserved.
V
V
DDSPD
DDSPD
Max
3.6
0.4
3
3
4
1
3
Units
kHz
+ 0.5
× 0.3
ms
µs
µs
ns
ns
µs
µs
µs
ns
µs
µs
ns
µs
µs
Notes
Units
mA
mA
µA
µA
µA
V
V
V
V
1
2
2
3
4

Related parts for MT72HTS1G72PY-53EE1