HYS72T128000HR-3S-B Qimonda, HYS72T128000HR-3S-B Datasheet - Page 17

MODULE DDR2 1GB 240-DIMM

HYS72T128000HR-3S-B

Manufacturer Part Number
HYS72T128000HR-3S-B
Description
MODULE DDR2 1GB 240-DIMM
Manufacturer
Qimonda
Datasheet

Specifications of HYS72T128000HR-3S-B

Memory Type
DDR2 SDRAM
Memory Size
1GB
Speed
333MHz
Package / Case
240-DIMM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
675-1028
3.3.2
List of AC timing parameter tables.
Rev. 1.2, 2007-01
03292006-JXZQ-CG6T
Parameter
DQ output access time from CK / CK
CAS to CAS command delay
Average clock high pulse width
Average clock period
CKE minimum pulse width ( high and low pulse
width)
Average clock low pulse width
Auto-Precharge write recovery + precharge time
Minimum time clocks remain ON after CKE
asynchronously drops LOW
DQ and DM input hold time
DQ and DM input pulse width for each input
DQS output access time from CK / CK
DQS input high pulse width
DQS input low pulse width
DQS-DQ skew for DQS & associated DQ signals
DQS latching rising transition to associated clock
edges
DQ and DM input setup time
DQS falling edge hold time from CK
DQS falling edge to CK setup time
CK half pulse width
Data-out high-impedance time from CK / CK
Address and control input hold time
Control & address input pulse width for each input
Address and control input setup time
DQ low impedance time from CK/CK
DQS/DQS low-impedance time from CK / CK
MRS command to ODT update delay
Mode register set command cycle time
OCD drive mode output delay
Table 13 “DRAM Component Timing Parameter by Speed Grade - DDR2–667” on Page 17
Table 14 “DRAM Component Timing Parameter by Speed Grade - DDR2–533” on Page 21
Table 15 “DRAM Component Timing Parameter by Speed Grade - DDR2-400” on Page 23
Component AC Timing Parameters
DRAM Component Timing Parameter by Speed Grade - DDR2–667
Symbol
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
AC
CCD
CH.AVG
CK.AVG
CKE
CL.AVG
DAL
DELAY
DH.BASE
DIPW
DQSCK
DQSH
DQSL
DQSQ
DQSS
DS.BASE
DSH
DSS
HP
HZ
IH.BASE
IPW
IS.BASE
LZ.DQ
LZ.DQS
MOD
MRD
OIT
17
DDR2–667
–450
2
0.48
3000
3
0.48
WR +
t
t
175
0.35
–400
0.35
0.35
– 0.25
100
0.2
0.2
Min (
t
275
0.6
200
2 x
t
0
2
0
Min.
IS
IH
CL.ABS
AC.MIN
+
t
AC.MIN
t
t
CK .AVG
CH.ABS
)
t
nRP
HYS72T[64/128/256]xxxHR–[3S/3.7/5]–B
,
+
+450
0.52
8000
0.52
––
+400
––
12
12
Max.
––
240
+ 0.25
__
t
t
t
AC.MAX
AC.MAX
AC.MAX
240-Pin Registered DDR2 SDRAM
Unit
ps
nCK
t
ps
nCK
t
nCK
ns
ps
t
ps
t
t
ps
t
ps
t
t
ps
ps
ps
t
ps
ps
ps
ns
nCK
ns
CK.AVG
CK.AVG
CK.AVG
CK.AVG
CK.AVG
CK.AVG
CK.AVG
CK.AVG
CK.AVG
Internet Data Sheet
TABLE 13
Note
8)
9)
10)11)
12)
10)11)
13)14)
19)20)15)
9)
16)
17)
18)19)20)
17)
17)
21)
9)22)
25)23)
24)25)
9)22)
9)22)
1)
1)
1)2)3)4)5)6)7)

Related parts for HYS72T128000HR-3S-B