L6728AHTR STMicroelectronics, L6728AHTR Datasheet - Page 14

IC CTLR PWM SGL PHASE 10-VFQFPN

L6728AHTR

Manufacturer Part Number
L6728AHTR
Description
IC CTLR PWM SGL PHASE 10-VFQFPN
Manufacturer
STMicroelectronics
Datasheet

Specifications of L6728AHTR

Pwm Type
Voltage Mode
Number Of Outputs
1
Frequency - Max
660kHz
Duty Cycle
67%
Voltage - Supply
5 V ~ 12 V
Buck
Yes
Boost
No
Flyback
No
Inverting
No
Doubler
No
Divider
No
Cuk
No
Isolated
No
Operating Temperature
-40°C ~ 125°C
Package / Case
10-VFQFN, 10-VFQFPN
Frequency-max
660kHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8977-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
L6728AHTR
Manufacturer:
PHI
Quantity:
1 800
Part Number:
L6728AHTR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
L6728AHTR
Manufacturer:
ST
0
Part Number:
L6728AHTR
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
L6728AHTR
Quantity:
2 900
Part Number:
L6728AHTR(H28A)
Manufacturer:
ST
0
Application details
9
9.1
14/33
Application details
Compensation network
The control loop showed in
regulated to the internal reference (when present, offset resistor between FB node and GND
can be neglected in control loop calculation).
Error amplifier output is compared to oscillator saw-tooth waveform to provide PWM signal
to the driver section. PWM signal is then transferred to the switching node with V
amplitude. This waveform is filtered by the output filter.
The converter transfer function is the small signal transfer function between the output of the
EA and V
filter and a zero at F
modulator is simply the input voltage V
ΔV
Figure 5.
The compensation network closes the loop joining V
function ideally equal to -Z
Compensation goal is to close the control loop assuring high DC regulation accuracy, good
dynamic performances and stability. To achieve this, the overall loop needs high DC gain,
high bandwidth and good phase margin.
High DC gain is achieved giving an integrator shape to compensation network transfer
function. Loop bandwidth (F
stability, it should not exceed F
has to cross 0 dB axis with -20 dB/decade slope.
As an example,
OSC
.
OUT
. This function has a double pole at frequency F
PWM control loop
Figure 6
ΔV
ESR
OSC
depending on the output capacitor ESR. The DC gain of the
shows an asymptotic bode plot of a type III compensation.
F
/Z
Figure 5
0dB
OSC
FB
SW
Doc ID 15726 Rev 1
) can be fixed choosing the right R
.
COMPARATOR
AMPLIFIER
/2π. To achieve a good phase margin, the control loop gain
ERROR
C
F
_
+
PWM
C
is a voltage mode control loop. The output voltage is
P
IN
R
+
_
F
divided by the peak-to-peak oscillator voltage
V
REF
Z
F
R
C
FB
S
V
IN
R
OUT
S
Z
FB
L
and EA output with transfer
LC
R
C
ESR
OUT
depending on the L-C output
F
/R
V
FB
OUT
ratio, however, for
IN
L6728AH

Related parts for L6728AHTR