CS5461A-ISZ Cirrus Logic Inc, CS5461A-ISZ Datasheet - Page 21

IC ENERGY METERING 1PHASE 24SSOP

CS5461A-ISZ

Manufacturer Part Number
CS5461A-ISZ
Description
IC ENERGY METERING 1PHASE 24SSOP
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CS5461A-ISZ

Package / Case
24-SSOP
Input Impedance
30 KOhm
Measurement Error
0.1%
Voltage - I/o High
0.8V
Voltage - I/o Low
0.2V
Current - Supply
2.9mA
Voltage - Supply
4.75 V ~ 5.25 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Meter Type
Single Phase
Output Voltage Range
2.4 V to 2.6 V
Input Voltage Range
2.4 V to 2.6 V
Input Current
25 nA
Power Dissipation
500 mW
Operating Temperature Range
- 40 C to + 85 C
Mounting Style
SMD/SMT
Input Voltage
5V
Supply Voltage Range
3.135V To 5.25V
No. Of Pins
24
Filter Terminals
SMD
No. Of Channels
2
Ic Generic Number
5461
Output Current Max
1µA
Rohs Compliant
Yes
Leaded Process Compatible
No
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1552 - BOARD EVAL & SOFTWARE CS5461A
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1095-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS5461A-ISZ
Manufacturer:
CIRRUS
Quantity:
114
Part Number:
CS5461A-ISZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
CS5461A-ISZ
Quantity:
267
Part Number:
CS5461A-ISZR
Manufacturer:
CIRRUS
Quantity:
20 000
dal inputs so there are no problems with slow edge
times.
The CS5461A can be driven by an external oscillator
ranging from 2.5 to 20 MHz, but the K divider value must
be set such that the internal MCLK will run somewhere
between 2.5 MHz and 5 MHz. The K divider value is set
with the K[3:0] bits in the Configuration Register. As an
example, if XIN = MCLK = 15 MHz, and K is set to 5,
then DCLK is 3 MHz, which is a valid value for DCLK.
5.12 Event Handler
The INT pin is used to indicate that an internal error or
event has taken place in the CS5461A. Writing a logic 1
to any bit in the Mask Register allows the corresponding
bit in the Status Register to activate the INT pin. The in-
terrupt condition is cleared by writing a logic 1 to the bit
that has been set in the Status Register.
The behavior of the INT pin is controlled by the IMODE
and IINV bits of the Configuration Register.
DS661F2
IMODE
0
0
1
Table 3. Interrupt Configuration
IINV
0
1
0
Active-high Level
Active-low Level
Low Pulse
INT Pin
If the interrupt output signal format is set for either falling
or rising edge, the duration of the INT pulse will be at
least one DCLK cycle (DCLK = MCLK/K).
5.12.1 Typical Interrupt Handler
The steps below show how interrupts can be handled.
IMODE
1) All Status bits are cleared by writing 0xFFFFFF to
2) The condition bits which will be used to generate
3) Enable interrupts.
4) Read the Status Register.
5) Disable all interrupts.
6) Branch to the proper interrupt service routine.
7) Clear the Status Register by writing back the read
8) Re-enable interrupts.
9) Return from interrupt service routine.
INITIALIZATION:
INTERRUPT HANDLER ROUTINE:
1
the Status Register.
interrupts are then set to logic 1 in the Mask Reg-
ister.
value in step 4.
Table 3. Interrupt Configuration
IINV
1
High Pulse
INT Pin
CS5461A
21

Related parts for CS5461A-ISZ