CP2402-GM Silicon Laboratories Inc, CP2402-GM Datasheet - Page 47

no-image

CP2402-GM

Manufacturer Part Number
CP2402-GM
Description
IC LCD DRIVER 32QFN
Manufacturer
Silicon Laboratories Inc
Datasheets

Specifications of CP2402-GM

Package / Case
32-QFN
Display Type
LCD
Configuration
64 Segment
Interface
SPI Serial
Current - Supply
620µA
Voltage - Supply
1.8 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Data Ram Size
256 B
Interface Type
SPI
Maximum Clock Frequency
25 MHz
Number Of Timers
2
Operating Supply Voltage
1.8 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Digits Or Characters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1863-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
CP2402-GMR
Quantity:
20 417
8.
Reset circuitry allows the CP2400/1/2/3 to be easily placed in a predefined default condition. Upon entry to this
reset state, the following events occur:
The CP2400/1/2/3 has two reset sources that place the device in the reset state. The method of entry to the reset
state determines the amount of time spent in reset. Each of the following reset sources is described in the following
sections:
Upon exit from the reset state, the device automatically starts the internal oscillator then asserts the interrupt pin.
The device is fully functional after the interrupt pin is asserted.
8.1.
After every CP2400/1/2/3 reset, the following initialization procedure is recommended to ensure proper device
operation:
All direct and indirect registers are initialized to their defined reset values.
Port I/O pins are forced into a high impedance state with a weak pull-up to V
The INT pin is forced to a logic high state.
The internal oscillator is stopped.
All interrupts (except SmaRTClock Oscillator Fail) are enabled.
Power-On
External RST Pin
Reset Sources
Reset Initialization
1. Wait for the Reset Complete Interrupt (interrupt pin assertion).
2. Disable interrupts (using INT0EN and INT1EN on page 43 and page 46) for events that will not be
3. Configure the device for the intended mode of operation.
monitored or handled by the host processor. By default, all interrupts except for SmaRTClock Oscilla-
tor Fail are enabled after every reset.
Rev. 1.0
DD
.
CP2400/1/2/3
47

Related parts for CP2402-GM