W25X64VSFIG Winbond Electronics, W25X64VSFIG Datasheet - Page 27

IC FLASH 64MBIT 75MHZ 16SOIC

W25X64VSFIG

Manufacturer Part Number
W25X64VSFIG
Description
IC FLASH 64MBIT 75MHZ 16SOIC
Manufacturer
Winbond Electronics
Datasheet

Specifications of W25X64VSFIG

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
64M (8M x 8)
Speed
75MHz
Interface
SPI Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
16-SOIC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W25X64VSFIG
Manufacturer:
Winbond
Quantity:
84
Part Number:
W25X64VSFIG
Manufacturer:
HBa
Quantity:
177
Part Number:
W25X64VSFIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W25X64VSFIG
Quantity:
34
W25X16, W25X16A, W25X32, W25X64
12.2.13 Chip Erase (C7h)
The Chip Erase instruction sets all memory within the device to the erased state of all 1s (FFh). A
Write Enable instruction must be executed before the device will accept the Chip Erase Instruction
(Status Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low and
shifting the instruction code “C7h”. The Chip Erase instruction sequence is shown in figure 14.
The /CS pin must be driven high after the eighth bit has been latched. If this is not done the Chip
Erase instruction will not be executed. After /CS is driven high, the self-timed Chip Erase instruction
will commence for a time duration of t
(See AC Characteristics). While the Chip Erase cycle is in
CE
progress, the Read Status Register instruction may still be accessed to check the status of the BUSY
bit. The BUSY bit is a 1 during the Chip Erase cycle and becomes a 0 when finished and the device is
ready to accept other instructions again. After the Chip Erase cycle has finished the Write Enable
Latch (WEL) bit in the Status Register is cleared to 0. The Chip Erase instruction will not be executed
if any page is protected by the Block Protect (BP2, BP1, and BP0) bits (see Status Register Memory
Protection table).
Figure 14. Chip Erase Instruction Sequence Diagram
Publication Release Date: may 5, 2008
- 27 -
Revision I

Related parts for W25X64VSFIG