M45PE40-VMN6TP NUMONYX, M45PE40-VMN6TP Datasheet - Page 30

no-image

M45PE40-VMN6TP

Manufacturer Part Number
M45PE40-VMN6TP
Description
IC FLASH 4MBIT 75MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M45PE40-VMN6TP

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
4M (512K x 8)
Speed
75MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
M45PE40-VMN6TPCT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M45PE40-VMN6TP
Manufacturer:
TI
Quantity:
1 000
Part Number:
M45PE40-VMN6TP
Manufacturer:
ST
0
Company:
Part Number:
M45PE40-VMN6TP
Quantity:
471
Instructions
6.11
30/49
Deep power-down (DP)
Executing the deep power-down (DP) instruction is the only way to put the device in the
lowest consumption mode (the deep power-down mode). It can also be used as an extra
software protection mechanism, while the device is not in active use, since in this mode, the
device ignores all write, program and erase instructions.
Driving Chip Select (S) High deselects the device, and puts the device in the standby power
mode (if there is no internal cycle currently in progress). But this mode is not the deep
power-down mode. The deep power-down mode can only be entered by executing the deep
power-down (DP) instruction, to reduce the standby current (from I
in
Once the device has entered the deep power-down mode, all instructions are ignored
except the release from deep power-down (RDP) instruction. This releases the device from
this mode.
The deep power-down mode automatically stops at power-down, and the device always
powers-up in the standby power mode.
The deep power-down (DP) instruction is entered by driving Chip Select (S) Low, followed
by the instruction code on serial data input (D). Chip Select (S) must be driven Low for the
entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the instruction code has been
latched in, otherwise the deep power-down (DP) instruction is not executed. As soon as
Chip Select (S) is driven High, it requires a delay of t
to I
Any deep power-down (DP) instruction, while an erase, program or write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 16. Deep power-down (DP) instruction sequence
S
C
D
Table
CC2
and the deep power-down mode is entered.
11).
0
1
2
Instruction
3
4
5
6
Figure
7
16.
DP
t
Standby mode
before the supply current is reduced
DP
CC1
Deep power-down mode
to I
CC2
, as specified
M45PE40
AI03753D

Related parts for M45PE40-VMN6TP