DSM2180F3V-15K6 STMicroelectronics, DSM2180F3V-15K6 Datasheet - Page 26

IC FLASH 1MBIT 150NS 52PLCC

DSM2180F3V-15K6

Manufacturer Part Number
DSM2180F3V-15K6
Description
IC FLASH 1MBIT 150NS 52PLCC
Manufacturer
STMicroelectronics
Datasheets

Specifications of DSM2180F3V-15K6

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
1M (128K x 8)
Speed
150ns
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
52-PLCC
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
2.97V
Operating Supply Voltage (max)
3.63V
Mounting
Surface Mount
Pin Count
52
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-1336-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSM2180F3V-15K6
Manufacturer:
FREESCALE
Quantity:
101
Part Number:
DSM2180F3V-15K6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
DSM2180F3V-15K6
Manufacturer:
ST
0
DSM2180F3V
The DPLD performs address decoding, and gen-
erates select signals for internal and external com-
ponents, such as memory, registers, and I/O ports.
The DPLD can generates External Chip Select
(ECS0-ECS2) signals on Port D.
The CPLD can be used for logic functions, such as
loadable counters and shift registers, state ma-
chines, and encoding and decoding logic. These
logic functions can be constructed using the 16
Output Macrocells (OMC), 16 Input Macrocells
(IMC), and the AND Array.
The AND Array is used to form product terms.
These product terms are configured from the logic
definition entered in PSDsoft Express. An Input
Bus consisting of 64 signals is connected to the
PLDs. Input signals are shown in Table 9.
Figure 13. PLD Diagram
26/63
Data
Bus
64
64
16
16
8
3
Direct Macrocell Input to MCU Data Bus
Output Macrocell Feedback
DECODE PLD
REGISTER
Input Macrocell and Input Ports
(DPLD)
PAGE
CPLD
PORT D Inputs
ALLOC.
PT
8
1
3
1
16 Input Macrocell
(PORT B,C)
16 Output
Macrocell
Flash Memory Selects
CSIOP Select
External Chip Selects to PORT D
JTAG Select
Turbo Bit. The PLDs in the device can minimize
power consumption by switching off when inputs
remain unchanged for an extended time of about
70 ns. Resetting the Turbo bit to 0 (Bit 3 of the
PMMR0 register) automatically places the PLDs
into standby if no inputs are changing. Turning the
Turbo mode off increases propagation delays
while reducing power consumption. Additionally,
five bits are available in the PMMR registers in
csiop to block DSP control signals from entering
the PLDs. This reduces power consumption and
can be used only when these DSP control signals
are not used in PLD logic equations. Each of the
two PLDs has unique characteristics suited for its
applications. They are described in the following
sections.
Direct Macrocell Access from MCU Data Bus
Macrocell
Alloc.
to PORT B or C
MCELLAB
to PORT B
MCELLBC
AI04900B
8
8

Related parts for DSM2180F3V-15K6