M29W400DT55N6F NUMONYX, M29W400DT55N6F Datasheet - Page 13

no-image

M29W400DT55N6F

Manufacturer Part Number
M29W400DT55N6F
Description
IC FLASH 4MBIT 55NS 48TSOP
Manufacturer
NUMONYX
Series
Axcell™r
Datasheet

Specifications of M29W400DT55N6F

Format - Memory
FLASH
Memory Type
FLASH - Nor
Memory Size
4M (512K x 8 or 256K x 16)
Speed
55ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
48-TSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M29W400DT55N6F
Quantity:
1 707
Part Number:
M29W400DT55N6F
Manufacturer:
ST
0
2
2.1
2.2
2.3
2.4
2.5
2.6
Signal descriptions
See
this device.
Address inputs (A0-A17)
The Address inputs select the cells in the memory array to access during Bus Read
operations. During Bus Write operations they control the commands sent to the command
interface of the Program/Erase controller.
Data inputs/outputs (DQ0-DQ7)
The Data inputs/outputs output the data stored at the selected address during a Bus Read
operation. During Bus Write operations they represent the commands sent to the command
interface of the Program/Erase controller.
Data inputs/outputs (DQ8-DQ14)
The Data inputs/outputs output the data stored at the selected address during a Bus Read
operation when BYTE is High, V
high impedance. During Bus Write operations the Command Register does not use these
bits. When reading the Status Register these bits should be ignored.
Data input/output or Address input (DQ15A-1)
When BYTE is High, V
BYTE is Low, V
the word on the other addresses, DQ15A–1 High will select the MSB. Throughout the text
consider references to the Data input/output to include this pin when BYTE is High and
references to the Address inputs to include this pin when BYTE is Low except when stated
explicitly otherwise.
Chip Enable (E)
The Chip Enable, E, activates the memory, allowing Bus Read and Bus Write operations to
be performed. When Chip Enable is High, V
Output Enable (G)
The Output Enable, G, controls the Bus Read operation of the memory.
Figure 1: Logic
IL
, this pin behaves as an address pin; DQ15A–1 Low will select the LSB of
diagram, and
IH
, this pin behaves as a Data input/output pin (as DQ8-DQ14). When
IH
. When BYTE is Low, V
Table :
, for a brief overview of the signals connected to
IH
, all other pins are ignored.
IL
, these pins are not used and are
13/48

Related parts for M29W400DT55N6F