M25P16-VMW6TG NUMONYX, M25P16-VMW6TG Datasheet - Page 14

IC FLASH 16MBIT 75MHZ 8SOIC

M25P16-VMW6TG

Manufacturer Part Number
M25P16-VMW6TG
Description
IC FLASH 16MBIT 75MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25P16-VMW6TG

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
16M (2M x 8)
Speed
75MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
Package
8SOIC W
Cell Type
NOR
Density
16 Mb
Architecture
Sectored
Block Organization
Symmetrical
Typical Operating Supply Voltage
3.3 V
Sector Size
64KByte x 32
Timing Type
Synchronous
Interface Type
Serial-SPI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
M25P16-VMW6TG
M25P16-VMW6TGTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P16-VMW6TG
Manufacturer:
ST
Quantity:
53 700
Part Number:
M25P16-VMW6TG
Manufacturer:
Numonyx
Quantity:
45 000
Part Number:
M25P16-VMW6TG
Manufacturer:
ST
Quantity:
8 000
Part Number:
M25P16-VMW6TG
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M25P16-VMW6TG
Quantity:
3 700
Company:
Part Number:
M25P16-VMW6TG
Quantity:
614
Company:
Part Number:
M25P16-VMW6TG
Quantity:
37
Company:
Part Number:
M25P16-VMW6TG
Quantity:
71
4.7
14/59
Table 2.
1. The device is ready to accept a Bulk Erase instruction only if all Block Protect bits (BP2, BP1, BP0) are 0.
Hold condition
The Hold (HOLD) signal is used to pause any serial communications with the device without
resetting the clocking sequence. However, taking this signal Low does not terminate any
Write Status Register, Program or Erase cycle that is currently in progress.
To enter the Hold condition, the device must be selected, with Chip Select (S) Low.
The Hold condition starts on the falling edge of the Hold (HOLD) signal, provided that this
coincides with Serial Clock (C) being Low (as shown in
The Hold condition ends on the rising edge of the Hold (HOLD) signal, provided that this
coincides with Serial Clock (C) being Low.
If the falling edge does not coincide with Serial Clock (C) being Low, the Hold condition
starts after Serial Clock (C) next goes Low. Similarly, if the rising edge does not coincide
with Serial Clock (C) being Low, the Hold condition ends after Serial Clock (C) next goes
Low (this is shown in
During the Hold condition, the Serial Data output (Q) is high impedance, and Serial Data
input (D) and Serial Clock (C) are Don’t care.
Normally, the device is kept selected, with Chip Select (S) driven Low, for the whole duration
of the Hold condition. This is to ensure that the state of the internal logic remains unchanged
from the moment of entering the Hold condition.
If Chip Select (S) goes High while the device is in the Hold condition, this has the effect of
resetting the internal logic of the device. To restart communication with the device, it is
necessary to drive Hold (HOLD) High, and then to drive Chip Select (S) Low. This prevents
the device from going back to the Hold condition.
Status Register
BP2
bit
0
0
0
0
1
1
1
1
content
BP1
bit
0
0
1
1
0
0
1
1
BP0
bit
Protected area sizes
0
1
0
1
0
1
0
1
none
Upper 32nd (Sector 31)
Upper sixteenth (2 sectors: 30 and 31) Lower 15/16ths (30 sectors: 0 to 29)
Upper eighth (4 sectors: 28 to 31)
Upper quarter (8 sectors: 24 to 31)
Upper half (16 sectors: 16 to 31)
All sectors (32 sectors: 0 to 31)
All sectors (32 sectors: 0 to 31)
Figure 6: Hold condition
Protected area
Memory content
activation).
All sectors
Lower 31/32nds (31 sectors: 0 to 30)
Lower seven-eighths (28 sectors: 0 to 27)
Lower three-quarters (24 sectors: 0 to 23)
Lower half (16 sectors: 0 to 15)
none
none
Figure
(1)
6).
Unprotected area
(32 sectors: 0 to 31)

Related parts for M25P16-VMW6TG