M25PE40-VMW6G NUMONYX, M25PE40-VMW6G Datasheet - Page 40

no-image

M25PE40-VMW6G

Manufacturer Part Number
M25PE40-VMW6G
Description
IC FLASH 4MBIT 75MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25PE40-VMW6G

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
4M (512K x 8)
Speed
75MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
Clock Frequency
75MHz
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
WSOIC
No. Of Pins
8
Operating Temperature Range
-40°C To +85°C
Memory Configuration
512K X 8
Interface Type
Serial, SPI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PE40-VMW6G
Manufacturer:
ST
0
Instructions
6.16
40/62
Deep Power-down (DP)
Executing the Deep Power-down (DP) instruction is the only way to put the device in the
lowest consumption mode (the Deep Power-down mode). It can also be used as an extra
software protection mechanism, while the device is not in active use, since in this mode, the
device ignores all Write, Program and Erase instructions.
Driving Chip Select (S) High deselects the device, and puts the device in the Standby Power
mode (if there is no internal cycle currently in progress). But this mode is not the Deep
Power-down mode. The Deep Power-down mode can only be entered by executing the
Deep Power-down (DP) instruction, subsequently reducing the standby current (from I
I
Once the device has entered the Deep Power-down mode, all instructions are ignored
except the Release from Deep Power-down (RDP) instruction. This releases the device from
this mode.
The Deep Power-down mode automatically stops at power-down, and the device always
powers-up in the Standby Power mode.
The Deep Power-down (DP) instruction is entered by driving Chip Select (S) Low, followed
by the instruction code on Serial Data input (D). Chip Select (S) must be driven Low for the
entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the instruction code has been
latched in, otherwise the Deep Power-down (DP) instruction is not executed. As soon as
Chip Select (S) is driven High, it requires a delay of t
to I
Any Deep Power-down (DP) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 22. Deep Power-down (DP) instruction sequence
CC2
S
C
D
CC2
, as specified in
and the Deep Power-down mode is entered.
0
Table
1
2
Instruction
17).
3
4
5
6
Figure
7
22.
DP
t
Standby mode
DP
before the supply current is reduced
Deep Power-down mode
M25PE40
AI03753D
CC1
to

Related parts for M25PE40-VMW6G