AT25DF161-SH-T Atmel, AT25DF161-SH-T Datasheet - Page 9

IC FLASH 16MBIT 100MHZ 8SOIC

AT25DF161-SH-T

Manufacturer Part Number
AT25DF161-SH-T
Description
IC FLASH 16MBIT 100MHZ 8SOIC
Manufacturer
Atmel
Datasheet

Specifications of AT25DF161-SH-T

Format - Memory
FLASH
Memory Type
DataFLASH
Memory Size
16M (2M x 8)
Speed
100MHz
Interface
SPI, RapidS
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
Density
16Mb
Access Time (max)
5ns
Interface Type
Serial (SPI)
Boot Type
Not Required
Address Bus
1b
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
SOIC EIAJ
Program/erase Volt (typ)
2.7 to 3.6V
Sync/async
Synchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
2M
Supply Current
19mA
Mounting
Surface Mount
Pin Count
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
AT25DF161-SH-T
Quantity:
12 000
3687E–DFLASH–11/10
7.2
Figure 7-2.
Figure 7-3.
Dual-Output Read Array
The Dual-Output Read Array command is similar to the standard Read Array command and can be used to sequentially
read a continuous stream of data from the device by simply providing the clock signal once the initial starting address has
been specified. Unlike the standard Read Array command, however, the Dual-Output Read Array command allows two
bits of data to be clocked out of the device on every clock cycle rather than just one.
The Dual-Output Read Array command can be used at any clock frequency up to the maximum specified by f
perform the Dual-Output Read Array operation, the CS pin must first be asserted and the opcode of 3Bh must be clocked
into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the starting
address location of the first byte to read within the memory array. Following the three address bytes, a single dummy byte
must also be clocked into the device.
After the three address bytes and the dummy byte have been clocked in, additional clock cycles will result in data being
output on both the SO and SIO pins. The data is always output with the MSB of a byte first, and the MSB is always output
on the SO pin. During the first clock cycle, bit seven of the first data byte will be output on the SO pin while bit six of the
same data byte will be output on the SIO pin. During the next clock cycle, bits five and four of the first data byte will be
output on the SO and SIO pins, respectively. The sequence continues with each byte of data being output after every four
clock cycles. When the last byte (1FFFFFh) of the memory array has been read, the device will continue reading back at
the beginning of the array (000000h). No delays will be incurred when wrapping around from the end of the array to the
beginning of the array.
SCK
SCK
SO
SO
CS
CS
SI
SI
Read Array – 0Bh Opcode
Read Array – 03h Opcode
Atmel AT25DF161
RDDO
. To
9

Related parts for AT25DF161-SH-T