93LC56X-I/SN Microchip Technology, 93LC56X-I/SN Datasheet - Page 10

no-image

93LC56X-I/SN

Manufacturer Part Number
93LC56X-I/SN
Description
IC EEPROM 2KBIT 2MHZ 8SOIC
Manufacturer
Microchip Technology
Datasheet

Specifications of 93LC56X-I/SN

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
2K (256 x 8 or 128 x 16)
Speed
1MHz, 2MHz
Interface
Microwire, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
93LC46/56/66
3.0
The descriptions of the pins are listed in Table 3-1.
TABLE 3-1:
3.1
A high level selects the device. A low level deselects
the device and forces it into Standby mode. However, a
programming cycle which is already initiated and/or in
progress will be completed, regardless of the CS input
signal. If CS is brought low during a program cycle, the
device will go into Standby mode as soon as the
programming cycle is completed.
CS must be low for 250 ns minimum (T
consecutive instructions. If CS is low, the internal
control logic is held in a Reset status.
3.2
The serial clock is used to synchronize the communica-
tion between a master device and the 93LC46/56/66.
Opcode, address and data bits are clocked in on the
positive edge of CLK. Data bits are also clocked out on
the positive edge of CLK.
CLK can be stopped anywhere in the transmission
sequence (at high or low level) and can be continued
anytime with respect to clock high time (T
clock low time (T
freedom in preparing opcode, address and data.
CLK is a “don't care” if CS is low (device deselected). If
CS is high, but Start condition has not been detected,
any number of clock cycles can be received by the
device without changing its status (i.e., waiting for Start
condition).
CLK cycles are not required during the self-timed write
(i.e., auto erase/write) cycle.
After detection of a Start condition the specified number
of clock cycles (respectively low-to-high transitions of
CLK) must be provided. These clock cycles are required
to clock in all required opcode, address and data bits
before an instruction is executed (see instruction set
truth table). CLK and DI then become “don't care” inputs
waiting for a new Start condition to be detected.
DS21712B-page 10
CS
CLK
DI
DO
V
ORG
NU
Vcc
SS
Name
PIN DESCRIPTION
Chip Select (CS)
Serial Clock (CLK)
CKL
PIN FUNCTION TABLE
). This gives the controlling master
PDIP
1
2
3
4
5
6
7
8
CSL
) between
SOIC
CKH
1
2
3
4
5
6
7
8
) and
ROTATED
TSSOP
3.3
Data In is used to clock in a Start bit, opcode, address
and data synchronously with the CLK input.
3.4
Data Out is used in the Read mode to output data syn-
chronously with the CLK input (T
edge of CLK).
This pin also provides Ready/Busy status information
during erase and write cycles. Ready/Busy status infor-
mation is available on the DO pin if CS is brought high
after being low for minimum chip select low time (T
and an erase or write operation has been initiated.
The Status signal is not available on DO, if CS is held
low or high during the entire write or erase cycle. In all
other cases DO is in the High-Z mode. If status is
checked after the write/erase cycle, a pull-up resistor
on DO is required to read the Ready signal.
3.5
When ORG is connected to V
organization is selected. When ORG is tied to V
(x8) memory organization is selected. ORG can only be
floated for clock speeds of 1 MHz or less for the (x16)
memory organization. For clock speeds greater than
1 MHz, ORG must be tied to V
3
4
5
6
7
8
1
2
Note:
Data In (DI)
Data Out (DO)
Organization (ORG)
Chip Select
Serial Data Clock
Serial Data Input
Serial Data Output
Ground
Memory Configuration
Not Utilized
+1.8V to 5.5V Power Supply
CS must go low between consecutive
instructions.
 2004 Microchip Technology Inc.
Description
CC
CC
PD
or V
, the (x16) memory
after the positive
SS
.
SS
, the
CSL
)

Related parts for 93LC56X-I/SN