CAT25160YI-GT3 ON Semiconductor, CAT25160YI-GT3 Datasheet - Page 6

IC EEPROM 16KBIT 10MHZ 8TSSOP

CAT25160YI-GT3

Manufacturer Part Number
CAT25160YI-GT3
Description
IC EEPROM 16KBIT 10MHZ 8TSSOP
Manufacturer
ON Semiconductor
Datasheet

Specifications of CAT25160YI-GT3

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
16K (2K x 8)
Speed
10MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-TSSOP
Density
16Kb
Interface Type
Serial (SPI)
Organization
2Kx8
Access Time (max)
75ns
Frequency (max)
5MHz
Write Protection
Yes
Data Retention
100Year
Operating Supply Voltage (typ)
2.5/3.3/5V
Package Type
TSSOP
Operating Temp Range
-40C to 85C
Supply Current
5mA
Operating Supply Voltage (min)
1.8V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
8
Maximum Clock Frequency
10 MHz
Access Time
40 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.8 V
Maximum Operating Current
2 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 3.3 V, 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
25160YI-GT3
CAT25160YI-GT3TR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT25160YI-GT3
Manufacturer:
AMOSENSE
Quantity:
958
Part Number:
CAT25160YI-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Company:
Part Number:
CAT25160YI-GT3
Quantity:
2 400
state. The device contains a Write Enable Latch (WEL)
which must be set before attempting to write to the memory
array or to the status register. In addition, the address of the
memory location(s) to be written must be outside the
protected area, as defined by BP0 and BP1 bits from the
status register.
Write Enable and Write Disable
Status Register WEL bit are set by sending the WREN
The CAT25080/160 device powers up into a write disable
The internal Write Enable Latch and the corresponding
SCK
SO
CS
SI
SCK
SO
CS
SI
Dashed Line = mode (1, 1)
Dashed Line = mode (1, 1)
0
0
Figure 3. WREN Timing
WRITE OPERATIONS
0
0
Figure 4. WRDI Timing
http://onsemi.com
0
0
HIGH IMPEDANCE
0
0
HIGH IMPEDANCE
6
0
0
instruction to the CAT25080/160. Care must be taken to take
the CS input high after the WREN instruction, as otherwise
the Write Enable Latch will not be properly set. WREN
timing is illustrated in Figure 3. The WREN instruction must
be sent prior to any WRITE or WRSR instruction.
WRDI instruction as shown in Figure 4. Disabling write
operations by resetting the WEL bit, will protect the device
against inadvertent writes.
1
The internal write enable latch is reset by sending the
1
1
0
0
0

Related parts for CAT25160YI-GT3