IS42S32800B-7TL ISSI, Integrated Silicon Solution Inc, IS42S32800B-7TL Datasheet - Page 8

IC SDRAM 256MBIT 143MHZ 86TSOP

IS42S32800B-7TL

Manufacturer Part Number
IS42S32800B-7TL
Description
IC SDRAM 256MBIT 143MHZ 86TSOP
Manufacturer
ISSI, Integrated Silicon Solution Inc
Datasheet

Specifications of IS42S32800B-7TL

Package / Case
86-TSOPII
Memory Size
256M (8Mx32)
Format - Memory
RAM
Memory Type
SDRAM
Speed
143MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Data Bus Width
32 bit
Organization
2 Mbit x 32
Maximum Clock Frequency
143 MHz
Access Time
7 ns
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Current
150 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
706-1025

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S32800B-7TL
Manufacturer:
ISSI
Quantity:
1 000
Part Number:
IS42S32800B-7TL
Manufacturer:
ISSI
Quantity:
20 000
Part Number:
IS42S32800B-7TLI
Manufacturer:
ISSI
Quantity:
1 000
Part Number:
IS42S32800B-7TLI
Manufacturer:
NS
Quantity:
25
IS42S32800B
8
3
4
PrechargeAll command
(RAS#=”L”,CAS#=”H”,WE#=”L”,BS =Don t care,A10 =”H”)
The Precharge All command precharges all the four banks simultaneously and can be issued even if all banks are
not in the active state. All banks are then switched to the idle state.
Read command
(RAS#=”H”,CAS#=”L”,WE#=”H”,BS =Bank,A10 =”L”,A0-A8 =Column Address)
The Read command is used to read a burst of data on consecutive clock cycles from an active row in an active
bank.The bank must be active for at least tRCD(min.) before the Read command is issued.During read bursts,
the valid data-out element from the starting column address will be available following the CAS# latency after the
issue of the Read command.Each subsequent data- out element will be valid by the next positive clock edge (refer
to the following figure).The DQs go into high-impedance at the end of the burst unless other command is initiated.
The burst length,burst sequence,and CAS# latency are determined by the mode register which is already
programmed.A full-page burst will continue until terminated (at the end of the page it will wrap to column 0 and
continue).
Integrated Silicon Solution, Inc.
07/21/09
Rev. F

Related parts for IS42S32800B-7TL