MCIMX6U5EVM10AB Freescale Semiconductor, MCIMX6U5EVM10AB Datasheet - Page 65

no-image

MCIMX6U5EVM10AB

Manufacturer Part Number
MCIMX6U5EVM10AB
Description
Processors - Application Specialized i.MX6 DualLite
Manufacturer
Freescale Semiconductor
Type
Multimedia Applicationsr
Datasheet

Specifications of MCIMX6U5EVM10AB

Rohs
yes
Core
ARM Cortex A9
Processor Series
i.MX6
Data Bus Width
32 bit
Maximum Clock Frequency
1 GHz
Data Ram Size
128 KB
Operating Supply Voltage
1.175 V to 1.5 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Package / Case
MAPBGA-624
Interface Type
I2C, I2S, UART, USB
Memory Type
L1/L2 Cache, ROM, SRAM
Minimum Operating Temperature
- 20 C
Number Of Timers
2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX6U5EVM10AB
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX6U5EVM10AB
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MCIMX6U5EVM10AB
Quantity:
9
Figure 27
1
2
3
4.10
The i.MX 6Solo/6DualLite GPMI controller is a flexible interface NAND Flash controller with 8-bit data
width, up to 200 MB/s I/O speed and individual chip select.
It supports Asynchronous timing mode, Source Synchronous timing mode and Samsung Toggle timing
mode separately described in the following subsections.
4.10.1
Asynchronous mode AC timings are provided as multiplications of the clock cycle and fixed delay. The
maximum I/O speed of GPMI in asynchronous mode is about 50 MB/s.
depicts the relative timing between GPMI signals at the module level for different operations under
asynchronous mode.
Freescale Semiconductor
To receive the reported setup and hold values, read calibration should be performed in order to locate the DQS in the middle
of DQ window.
All measurements are in reference to Vref level.
Measurements were done using balanced load and 25 Ω resistor from outputs to VDD_REF.
LP26
ID
DQS (input)
DQ (input)
General-Purpose Media Interface (GPMI) Timing
shows the read timing parameters. The timing parameters for this diagram appear in
CK_B
Asynchronous Mode AC Timing (ONFI 1.0 Compatible)
Minimum required DQ valid window width
for LPDDR2
CK
i.MX 6Solo/6DualLite Applications Processors for Consumer Products, Rev. 1
Table 47
describes the timing parameters (NF1–NF17) that are shown in the figures.
Parameter
DATA
Figure 27. LPDDR2 Read Cycle
Table 46. LPDDR2 Read Cycle
LP26
DATA
DATA
DATA
DATA
Symbol
Figure 28
DATA
Min
270
CK = 400 MHz
through
Electrical Characteristics
DATA
Figure 31
Max
DATA
Table
Unit
ps
46.
65

Related parts for MCIMX6U5EVM10AB