24LC64T-I/SN Microchip Technology, 24LC64T-I/SN Datasheet - Page 6

no-image

24LC64T-I/SN

Manufacturer Part Number
24LC64T-I/SN
Description
IC EEPROM 64KBIT 400KHZ 8SOIC
Manufacturer
Microchip Technology
Datasheets

Specifications of 24LC64T-I/SN

Memory Size
64K (8K x 8)
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Memory Configuration
8K X 8
Ic Interface Type
I2C
Clock Frequency
400kHz
Supply Voltage Range
2.5V To 5.5V
Memory Case Style
SOIC
No. Of Pins
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
24LC64T-I/SN
24LC64T-I/SNTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24LC64T-I/SN
Manufacturer:
SPANSION
Quantity:
872
Part Number:
24LC64T-I/SN
Manufacturer:
MCP
Quantity:
112 200
Part Number:
24LC64T-I/SN
Manufacturer:
MICROCHIP
Quantity:
3 129
Part Number:
24LC64T-I/SN
Manufacturer:
MICROCHIP
Quantity:
1 199
Part Number:
24LC64T-I/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Company:
Part Number:
24LC64T-I/SN
Quantity:
16 500
Company:
Part Number:
24LC64T-I/SN
Quantity:
78
Part Number:
24LC64T-I/SN(E3)
Manufacturer:
Union
Quantity:
30
24AA64/24LC64/24FC64
4.0
The following bus protocol has been defined:
• Data transfer may be initiated only when the bus
• During data transfer, the data line must remain
Accordingly, the following bus conditions have been
defined (Figure 4-1).
4.1
Both data and clock lines remain high.
4.2
A high-to-low transition of the SDA line while the clock
(SCL) is high determines a Start condition. All
commands must be preceded by a Start condition.
4.3
A low-to-high transition of the SDA line while the clock
(SCL) is high determines a Stop condition. All
operations must be ended with a Stop condition.
4.4
The state of the data line represents valid data when,
after a Start condition, the data line is stable for the
duration of the high period of the clock signal.
FIGURE 4-1:
DS21189R-page 6
SDA
SCL
is not busy
stable whenever the clock line is high. Changes in
the data line while the clock line is high will be
interpreted as a Start or Stop condition
(A)
BUS CHARACTERISTICS
Bus Not Busy (A)
Start Data Transfer (B)
Stop Data Transfer (C)
Data Valid (D)
Condition
Start
(B)
DATA TRANSFER SEQUENCE ON THE SERIAL BUS
Acknowledge
Address or
Valid
(D)
to Change
Allowed
Data
The data on the line must be changed during the low
period of the clock signal. There is one clock pulse per
bit of data.
Each data transfer is initiated with a Start condition and
terminated with a Stop condition. The number of data
bytes transferred between Start and Stop conditions is
determined by the master device and is, theoretically,
unlimited (although only the last thirty two will be stored
when doing a write operation). When an overwrite does
occur, it will replace data in a first-in first-out (FIFO)
fashion.
4.5
Each receiving device, when addressed, is obliged to
generate an acknowledge after the reception of each
byte. The master device must generate an extra clock
pulse which is associated with this Acknowledge bit.
The device that acknowledges has to pull down the
SDA line during the Acknowledge clock pulse in such a
way that the SDA line is stable low during the high
period of the acknowledge related clock pulse. Of
course, setup and hold times must be taken into
account. During reads, a master must signal an end of
data to the slave by not generating an Acknowledge bit
on the last byte that has been clocked out of the slave.
In this case, the slave (24XX64) will leave the data line
high to enable the master to generate the Stop
condition.
Note:
Acknowledge
The 24XX64 does not generate any
Acknowledge
programming cycle is in progress.
(D)
 2010 Microchip Technology Inc.
bits
if
an
Condition
Stop
(C)
internal
(A)

Related parts for 24LC64T-I/SN