LFX125EB-04FN516C Lattice, LFX125EB-04FN516C Datasheet - Page 16

no-image

LFX125EB-04FN516C

Manufacturer Part Number
LFX125EB-04FN516C
Description
FPGA - Field Programmable Gate Array E-Ser139K Gt ispJTA G 2.5/3.3V -4 Spd
Manufacturer
Lattice
Datasheet

Specifications of LFX125EB-04FN516C

Product Category
FPGA - Field Programmable Gate Array
Rohs
yes
Number Of Gates
139 K
Number Of I/os
176
Operating Supply Voltage
2.5 V, 3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
FPBGA-516
Minimum Operating Temperature
0 C
Lattice Semiconductor
The second type of interface implemented is the terminated, single-ended interface standard. This group of inter-
faces includes different versions of SSTL and HSTL interfaces along with CTT, and GTL+. Usage of these particu-
lar I/O interfaces requires an additional V
Typically an output will be terminated to V
The third type of interface standards are the differential standards LVDS, BLVDS, and LVPECL. The differential
standards require two I/O pins to create the differential pair. The logic level is determined by the difference in the
two signals. Table 6 lists how these interface standards are implemented in the ispXPGA devices.
For more information on sysIO capability, refer to Lattice technical note number TN1000, sysIO Usage Guidelines
for Lattice Devices available at www.latticesemi.com.
Figure 19. sysIO Banks per Device
Table 4. Number of I/Os per Bank
V
V
V
V
CCO0
GND
CCO1
GND
REF0
REF1
XPGA 1200
XPGA 500
XPGA 200
XPGA 125
I/O N
I/O N
I/O 0
I/O 0
Device
REF
TT
Bank 7
Bank 2
at the receiving end of the transmission line it is driving.
signal. At the system level a termination voltage, V
Max. Number of I/Os per Bank (N)
16
Bank 6
Bank 3
62
42
26
22
ispXPGA Family Data Sheet
I/O N
I/O N
I/O 0
I/O 0
V
V
GND
V
V
GND
CCO5
REF5
CCO4
REF4
TT
, is also required.

Related parts for LFX125EB-04FN516C