MK20DN512VLL10 Freescale Semiconductor, MK20DN512VLL10 Datasheet - Page 59

no-image

MK20DN512VLL10

Manufacturer Part Number
MK20DN512VLL10
Description
ARM Microcontrollers - MCU Kinetis 512K
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK20DN512VLL10

Rohs
yes
Core
ARM Cortex M4
Processor Series
MK20DN512
Data Bus Width
32 bit
Maximum Clock Frequency
100 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-100
Mounting Style
SMD/SMT
A/d Bit Size
16 bit
A/d Channels Available
2
Interface Type
CAN, I2C, I2S, SPI, UART, USB
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
- 40 C
Number Of Timers
2
On-chip Dac
Yes
Program Memory Type
Flash
Supply Voltage - Max
3.6 V
Supply Voltage - Min
1.71 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK20DN512VLL10
Manufacturer:
FREESCALE
Quantity:
450
Part Number:
MK20DN512VLL10
0
6.8.10 I2S/SAI Switching Specifications
This section provides the AC timing for the I2S/SAI module in master mode (clocks are
driven) and slave mode (clocks are input). All timing is given for noninverted serial clock
polarity (TCR2[BCP] is 0, RCR2[BCP] is 0) and a noninverted frame sync (TCR4[FSP]
is 0, RCR4[FSP] is 0). If the polarity of the clock and/or the frame sync have been
inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the
frame sync (FS) signal shown in the following figures.
6.8.10.1 Normal Run, Wait and Stop mode performance over a limited
This section provides the operating performance over a limited operating voltage for the
device in Normal Run, Wait and Stop modes.
Freescale Semiconductor, Inc.
S1
S2
S3
S4
S5
S6
S7
S8
S9
S10
Num.
Table 45. I2S/SAI master mode timing in Normal Run, Wait and Stop modes
Operating voltage
I2S_MCLK cycle time
I2S_MCLK pulse width high/low
I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)
I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/
I2S_RX_FS output valid
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/
I2S_RX_FS output invalid
I2S_TX_BCLK to I2S_TXD valid
I2S_TX_BCLK to I2S_TXD invalid
I2S_RXD/I2S_RX_FS input setup before
I2S_RX_BCLK
I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK
operating voltage range
(limited voltage range)
Characteristic
K20 Sub-Family Data Sheet, Rev. 2, 12/2012.
2.7
40
45%
80
45%
0
0
15
0
Peripheral operating requirements and behaviors
Min.
3.6
55%
55%
15
15
Max.
V
ns
MCLK period
ns
BCLK period
ns
ns
ns
ns
ns
ns
Unit
59

Related parts for MK20DN512VLL10