MAX1036KEKA-T Maxim Integrated, MAX1036KEKA-T Datasheet - Page 13

no-image

MAX1036KEKA-T

Manufacturer Part Number
MAX1036KEKA-T
Description
Analog to Digital Converters - ADC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX1036KEKA-T

Number Of Channels
4/2
Architecture
SAR
Conversion Rate
188 KSPs
Resolution
8 bit
Input Type
Single-Ended/Pseudo-Differential
Snr
49 dB
Interface Type
Serial (2-Wire, I2C)
Operating Supply Voltage
4.5 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Package / Case
SOT-23
Maximum Power Dissipation
567 mW
Minimum Operating Temperature
- 40 C
Number Of Converters
1
Voltage Reference
4.096 V
Figure 7. MAX1036/MAX1037 Slave Address Byte
Figure 8. F/S-Mode to HS-Mode Transfer
a START condition followed by 7 address bits and a
read bit (R/W = 1). If the address byte is successfully
received, the MAX1036–MAX1039 (slave) issue an
acknowledge. The master then reads from the slave.
After the master has received the results, it can issue
an acknowledge if it wants to continue reading or a not
acknowledge if it no longer wishes to read. If the
MAX1036–MAX1039 receive a not acknowledge, they
release SDA allowing the master to generate a STOP
or repeated START. See the Clock Mode and Scan
Mode sections for detailed information on how data is
obtained and converted.
SDA
SCL
S
2.7V to 3.6V and 4.5V to 5.5V, Low-Power,
SDA
SCL
______________________________________________________________________________________
MAX1036/MAX1037
MAX1038/MAX1039
0
S
DEVICE
4-/12-Channel 2-Wire Serial 8-Bit ADCs
1
0
1
1
0
2
SLAVE ADDRESS
1100100
1100101
HS-MODE MASTER CODE
0
0
3
SLAVE ADDRESS
F/S-MODE
0
1
4
1
X
5
The clock mode determines the conversion clock, the
acquisition time, and the conversion time. The clock
mode also affects the scan mode. The state of the
setup byte’s CLK bit determines the clock mode (Table
1). At power-up, the MAX1036–MAX1039 default to
internal clock mode (CLK = zero).
When configured for internal clock mode (CLK = zero),
the MAX1036–MAX1039 use their internal oscillator as
the conversion clock. In internal clock mode, the
MAX1036–MAX1039 begin tracking analog input on the
ninth falling clock edge of a valid slave address byte.
Two internal clock cycles later, the analog signal is
acquired and the conversion begins. While tracking
and converting the analog input signal, the
MAX1036–MAX1039 hold SCL low (clock stretching).
After the conversion completes, the results are stored
0
X
6
0
X
7
R/W
A
8
A
9
Sr
HS-MODE
Internal Clock
Clock Mode
13

Related parts for MAX1036KEKA-T