M4-96/96-15YC Lattice, M4-96/96-15YC Datasheet - Page 11

no-image

M4-96/96-15YC

Manufacturer Part Number
M4-96/96-15YC
Description
CPLD - Complex Programmable Logic Devices HI PERF E2CMOS PLD
Manufacturer
Lattice
Datasheet

Specifications of M4-96/96-15YC

Product Category
CPLD - Complex Programmable Logic Devices
Number Of Macrocells
96
Maximum Operating Frequency
55.6 MHz, 83.3 MHz
Delay Time
15 ns
Number Of Programmable I/os
224
Operating Supply Voltage
5 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Package / Case
PQFP-144
Mounting Style
SMD/SMT
Number Of Product Terms Per Macro
20
Factory Pack Quantity
24
Supply Voltage - Max
5.25 V
Supply Voltage - Min
4.75 V
The flip-flop can be configured as a D-type or T-type latch. J-K or S-R registers can be synthesized. The
primary flip-flop configurations are shown in Figure 6, although others are possible. Flip-flop functionality
is defined in Table 8. Note that a J-K latch is inadvisable as it will cause oscillation if both J and K inputs
are HIGH.
e. T-type with programmable T polarity
c. Latch with XOR
a. D-type with XOR
L
T
G
D
AP AR
AP AR
AP AR
Figure 6. Primary Macrocell Configurations
g. Combinatorial with programmable polarity
Q
Q
Q
ispMACH 4A Family
b. D-type with programmable D polarity
d. Latch with programmable D polarity
f. Combinatorial with XOR
D
L
G
AP AR
AP AR
Q
Q
17466G-011
11

Related parts for M4-96/96-15YC