MAX11359AETL Maxim Integrated, MAX11359AETL Datasheet - Page 42

no-image

MAX11359AETL

Manufacturer Part Number
MAX11359AETL
Description
Analog to Digital Converters - ADC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX11359AETL

Number Of Channels
10
Architecture
Sigma-Delta
Conversion Rate
10 SPs to 512 SPs
Resolution
16 bit
Input Type
Differential
Interface Type
4-Wire Serial, Microwire, QSPI, SPI
Operating Supply Voltage
1.8 V to 3.6 V
Maximum Power Dissipation
2051.3 mW
Number Of Converters
1
Voltage Reference
1.251 V 1.996 V, 2.422 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX11359AETL+
Manufacturer:
Maxim Integrated Products
Quantity:
135
HFCE: High-frequency-clock enable bit. Set HFCE = 1
to enable the internal high-frequency clock source, and
set HFCE = 0 to disable the high-frequency clock
source.
If HFCE = 1 and CLKE = 1, the internal high-frequency
oscillator is enabled and is present at CLK. The power-
on default state is 1.
CKSEL<2:0>: Clock selection bits. These bits select
the FLL-based output clock frequency at the high-fre-
quency CLK pin as shown in Table 12. The power-on
default state is 001.
IO32E: Input/output 32kHz clock select bit. Set IO32E
= 0 to configure the CLK32K pin as an output, and set
IO32E = 1 to configure the CLK32K pin as an input,
regardless of the signal on the 32KIN pin as shown in
Table 13.
External clock frequencies applied to CLK32K are
clock sources to the FLL, charge pump, and the signal-
detect comparator. The default power-on state is 0.
CK32E: CLK32K output-buffer enable bit. Set CK32E =
1 to enable the CLK32K output buffer as long as OSCE
= 1 and IO32E = 0; otherwise the CK32E bit will not be
asserted. Set CK32E = 0 to disable the CLK32K output
buffer. The power-on default state is 1.
CLKE: CLK output-buffer enable bit. Set CLKE = 1 to
enable the CLK output buffer. Set CLKE = 0 to disable
the buffer. Disabling the buffer is useful for saving
16-Bit Data-Acquisition System with ADC, DAC,
UPIOs, RTC, Voltage Monitors, and Temp Sensor
MAX11359A
Table 13. Configuring the CLK32K as an Input or Output
42
CLK32K
Output
Input
CLK32K
1
0
IO32E
0
1
32KIN, 32KOUT
XTAL attached
XTAL attached
CLOCK SOURCE
RTC, PWM, WDT
XTAL
XTAL
power in cases where the high-frequency clock is used
internally but is not needed externally. If HFCE = 0, or if
CLKE = 0, CLK remains low. The power-on default
state is 1.
INTP: Interrupt pin polarity bit. Set INTP = 1 to make
INT an active-high output when asserted, and set INTP
= 0 to make INT an active-low output when asserted.
The power-on default state is 1.
WDE: Watchdog-enable bit. Set WDE = 1 to enable the
watchdog timer, which asserts RESET low within 500ms
if the WATCHDOG register is not written. Set WDE = 0
to disable the watchdog timer. The power-on default
state is 0.
Table 12. Setting the CLK Frequency
CLOCK FREQUENCY
4915.2
2457.6
1228.8
32.768
16.384
(kHz)
614.4
8.192
4.096
FLL, C/P, SDC INPUT
SOURCE
CLK32K
XTAL
CKSEL2
0
0
0
0
1
1
1
1
ADC CLOCK SOURCE
CKSEL1
0
0
1
1
0
0
1
1
FLL/HFCLK
FLL/HFCLK
Maxim Integrated
CKSEL0
0
1
0
1
0
1
0
1

Related parts for MAX11359AETL