SSTV16857ATE-E Renesas Electronics America, SSTV16857ATE-E Datasheet
![no-image](/images/manufacturer_photos/0/5/560/renesas_electronics_america_sml.jpg)
SSTV16857ATE-E
Specifications of SSTV16857ATE-E
Related parts for SSTV16857ATE-E
SSTV16857ATE-E Summary of contents
Page 1
To our customers, Old Company Name in Catalogs and Other Documents st On April 1 , 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the ...
Page 2
All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm ...
Page 3
... Supports LVCMOS reset (RESET) input / SSTL_2 data (D) inputs and CLK input Differential SSTL_2 (Stub series terminated logic) CLK signal Flow through architecture optimizes PCB layout Ordering Information Part Name Package Type HD74SSTV16857ATEL TSSOP-48 pin HD74SSTV16857ANEL TVSOP-48 pin Note: Please consult the sales office for the above package availability. Function Table ...
Page 4
HD74SSTV16857A Pin Arrangement GND V GND V V GND V GND V GND Rev.1.00 Apr 07, 2006 page DDQ DDQ ...
Page 5
HD74SSTV16857A Absolute Maximum Ratings Item Supply voltage *1 Input voltage *1, 2 Output voltage Input clamp current Output clamp current Continuous output current GND current / pin CC DDQ Maximum power dissipation 55°C ...
Page 6
HD74SSTV16857A Logic Diagram RESET CLK CLK D1 V REF 1. RESET input gate is connected to V Note: Electrical Characteristics Item Symbol Input diode voltage V IK Output voltage Input current (All inputs Quiescent ...
Page 7
HD74SSTV16857A Switching Characteristics Item *1 Clock frequency *4, 6 Setup time Fast slew rate *5, 6 Slow slew rate *4, 6 Hold time Fast slew rate *5, 6 Slow slew rate Differential inputs active time Differential inputs inactive time *3 ...
Page 8
HD74SSTV16857A Test Circuit Notes includes probe and jig capacitance REF DDQ Waveforms – 1 LVCMOS RESET Input * Waveforms – 2 Input Timing input Input Rev.1.00 Apr 07, ...
Page 9
HD74SSTV16857A Waveforms – 3 Timing input Output Waveforms – 4 LVCMOS RESET Input Output Notes tested with clock and data inputs held All input pulses are supplied by generators having the following characteristics : ...
Page 10
HD74SSTV16857A Application Data Pull-down 100 0.0 Pull-up 0.0 0 -20 -40 -60 -80 -100 Rev.1.00 Apr 07, 2006 page 0.5 1.0 1.5 Voltage (V) Figure 1 Voltage (V) 0.5 1.0 1.5 Figure ...
Page 11
HD74SSTV16857A Curve Data Voltage (V) I (mA) Min 0.0 0.1 0.2 11.5 0.3 16 0.4 20 0.5 23 0.6 27 0.7 30.5 0.8 34 0.9 36.5 1.0 38.5 1.1 40 1.2 42 1.3 43 1.4 44 1.5 44 1.6 45 ...
Page 12
HD74SSTV16857A Package Dimensions JEITA Package Code RENESAS Code P-TSSOP48-6.1x12.5-0.50 PTSP0048KA Index mark JEITA Package Code RENESAS Code P-TSSOP48-4.4x9.7-0.40 PTSP0048LA Index mark Rev.1.00 Apr 07, 2006 page 10 of ...
Page 13
Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead ...