MT48H32M32LFB5-6 IT:B Micron, MT48H32M32LFB5-6 IT:B Datasheet - Page 67

no-image

MT48H32M32LFB5-6 IT:B

Manufacturer Part Number
MT48H32M32LFB5-6 IT:B
Description
Manufacturer
Micron
Datasheet
Figure 39: WRITE With Auto Precharge Interrupted by a READ
Figure 40: WRITE With Auto Precharge Interrupted by a WRITE
PDF: 09005aef8404b23d
y68m_mobile_lpsdr.pdf – Rev. D 1/11 EN
Internal
States
Internal
States
Command
Command
Note:
Note:
Address
Address
Bank m
Bank m
Bank n
Bank n
CLK
CLK
DQ
DQ
1. DQM is LOW.
1. DQM is LOW.
Page active
Page active
NOP
T0
T0
NOP
WRITE - AP
WRITE - AP
Page active
Bank n,
Page active
Bank n,
Bank n
Bank n
Col a
T1
D
T1
Col a
D
a
a
IN
IN
WRITE with burst of 4
WRITE with burst of 4
T2
a + 1
T2
a + 1
NOP
D
NOP
D
IN
IN
67
READ - AP
Bank m,
T3
T3
a + 2
Col d
Bank m
D
NOP
IN
Interrupt burst, write-back
t
WR - bank n
READ with burst of 4
Micron Technology, Inc. reserves the right to change products or specifications without notice.
WRITE - AP
Bank m,
Col d
T4
Bank m
T4
D
NOP
CL = 3 (bank m)
t
d
Interrupt burst, write-back
WR - bank n
IN
WRITE with burst of 4
1Gb: x32 Mobile LPSDR SDRAM
T5
T5
d + 1
NOP
NOP
D
t
IN
Precharge
RP - bank n
PRECHARGE Operation
T6
T6
NOP
D
d + 2
NOP
D
OUT
t RP - bank n
d
Precharge
IN
© 2010 Micron Technology, Inc. All rights reserved.
Don’t Care
Don’t Care
T7
T7
D
d + 1
NOP
d + 3
NOP
D
t WR - bank m
OUT
t RP - bank m
IN
Write-back

Related parts for MT48H32M32LFB5-6 IT:B