IS62WV1288BLL-55QI-TR ISSI, IS62WV1288BLL-55QI-TR Datasheet - Page 8

no-image

IS62WV1288BLL-55QI-TR

Manufacturer Part Number
IS62WV1288BLL-55QI-TR
Description
the issi is62wv1288all / is62wv1288bll are high-speed, 1m bit static rams...
Manufacturer
ISSI
Datasheet
IS62WV1288ALL,
8
WRITE CYCLE SWITCHING CHARACTERISTICS
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4V
2. The internal write time is defined by the overlap of CS1 LOW, CS2 HIGH, and WE LOW. All signals must be in valid states to initiate a Write, but any one can go
3. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
AC WAVEFORMS
WRITE CYCLE NO. 1 (CS1/CS2 Controlled, OE = HIGH or LOW)
Symbol
ADDRESS
t
t
t
t
t
t
t
t
t
t
to V
inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.
WC
SCS1/
AW
HA
PWE
SD
HD
HZWE
LZWE
SA
DD
(3)
t
(3)
SCS2
DOUT
-0.2V/V
CS1
CS2
DIN
WE
Parameter
Write Cycle Time
CS1/CS2 to Write End
Address Setup Time to Write End
Address Hold from Write End
Address Setup Time
WE Pulse Width
Data Setup to Write End
Data Hold from Write End
WE LOW to High-Z Output
WE HIGH to Low-Z Output
DD
-0.3V and output loading specified in Figure 1.
IS62WV1288BLL
t
DATA UNDEFINED
SA
Integrated Silicon Solution, Inc. — www.issi.com —
t
Min.
AW
45
35
35
35
20
0
0
0
5
t
HZWE
45 ns
t
t
Max.
SCS1
SCS2
20
t
WC
t
PWE
(1,2)
HIGH-Z
(Over Operating Range)
Min. Max.
t
55
45
45
40
25
0
0
0
5
SD
55 ns
DATA-IN VALID
20
t
HA
t
t
LZWE
HD
Min.
50
30
70
60
60
0
0
0
5
70 ns
Max.
20
ISSI
1-800-379-4774
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
06/20/05
Rev. C
®

Related parts for IS62WV1288BLL-55QI-TR