PL133-37 PhaseLink Corp., PL133-37 Datasheet

no-image

PL133-37

Manufacturer Part Number
PL133-37
Description
Low-power, 1.62v To 3.63v, 1mhz To 150mhz, 1 3 Fanout Buffer Ic
Manufacturer
PhaseLink Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PL133-37TI-R
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
FEATURES
PACKAGE PIN CONFIGURATION
BLOCK DIAGRAM
2880 Zanker Rd., San Jose, California 95134
3 LVCMOS Outputs
12 mA Output Drive Strength
Input/Output Frequency:
Supports LVCMOS or Sine Wave Input Clock
Very Low Jitter and Phase Noise
Low Current Consumption
Single 1.8V, 2.5V, or 3.3V, ±10% Power Supply
Operating Temperature Range
Available in SOT23-6L GREEN/RoHS Compliant
Packages
Low-Power, 1.62V to 3.63V, 1MHz to 150MHz, 1:3 Fanout Buffer IC
o Reference Clock: 1MHz to 150MHz
o 0°C to 70°C (Commercial)
o -40 C to 85 C (Industrial)
FIN
CLK1
GND
Tel (408) 517-1668 Fax (408) 517-1688
FIN
SOT23-6L
1
2
3
6
5
4
CLK2
VDD
CLK0
DESCRIPTION
The PL133-37 is an advanced fanout buffer design
for high performance, low-power, small form-factor
applications. The PL133-37 accepts a reference
clock input of 1MHz to 150MHz and produces three
outputs of the same frequency. Reference clock
inputs may be LVCMOS or sine-wave signals (the
inputs are internally AC-coupled). Offered in a small
3 x 3mm SOT23, the PL133-37 offers the best phase
noise and jitter performance and lowest power con-
sumption of any comparable IC.
www.phaselink.com Rev 03/18/11 Page 1
CLK0
CLK1
CLK2
PL133-37

Related parts for PL133-37

PL133-37 Summary of contents

Page 1

... Reference clock inputs may be LVCMOS or sine-wave signals (the inputs are internally AC-coupled). Offered in a small 3 x 3mm SOT23, the PL133-37 offers the best phase noise and jitter performance and lowest power con- sumption of any comparable IC. CLK1 ...

Page 2

... Typical value to use is 0.1 F. Typical CMOS termination 50Ω line Series Resistor 50Ω trace. Typical value 30Ω Tel (408) 517-1668 Fax (408) 517-1688 PL133-37 Description pin(s) to limit noise from the power supply pins should be decoupled separately DD To CMOS Input www.phaselink.com Rev 03/18/11 Page 2 ...

Page 3

... No Load Pin Pulled Low, V DD_SB +12mA 3. -12mA 3. 0.4V 2.4V OSD V = 3.3V DD Tel (408) 517-1668 Fax (408) 517-1688 PL133-37 MIN. MAX. V -0 -65 150 S -40 85 MIN. TYP 0 ...

Page 4

... Additive Phase Jitter = (Output Phase Jitter) - (Input Phase Jitter) 2880 Zanker Rd., San Jose, California 95134 CONDITIONS V =3.3V, Frequency=26MHz DD Offset=12KHz ~ 5MHz V =3.3V, Frequency=100MHz DD Offset=12KHz ~ 20MHz PL133-37 Additive Phase Jitter: REF Input PL133-37 Output 1000 10000 Offset Frequency (Hz) 2 Tel (408) 517-1668 Fax (408) 517-1688 PL133-37 MIN TYP ...

Page 5

... A1 3.00 0.55 2880 Zanker Rd., San Jose, CA 95134, USA Tel: (408) 571-1668 Fax: (408) 517-1688 PART NUMBER PL133- None=Tubes R=Tape and Reel Temperature Range C=Commercial (0°C to 70°C) Marking H37 6-Pin SOT23 (Tape and Reel) LLL www.phaselink.com/QA/solderingGreen.pdf Tel (408) 517-1668 Fax (408) 517-1688 ...

Related keywords