CH7004C-V ETC1 [List of Unclassifed Manufacturers], CH7004C-V Datasheet - Page 41

no-image

CH7004C-V

Manufacturer Part Number
CH7004C-V
Description
Digital PC to TV Encoder with Macrovision
Manufacturer
ETC1 [List of Unclassifed Manufacturers]
Datasheet
CHRONTEL
Register Descriptions (continued)
PLL Overflow Register
The PLL Overflow Register contains the MSB bits for the ‘M’ and ‘N’ vlaues, which will be described in the PLL-
M and PLL-N registers, respectively. The reserved bits should not be written to.
PLL M Value Register
The PLL M value register determines the division factor applied to the frequency reference clock before it is input to
the PLL phase detector when the CH7004 is operating in master or pseudo-master clock mode. In slave mode, an
external pixel clock is used instead of the frequency reference, and the division factor is determined by the
XCM[3:0] value. This register contains the lower 8 bits of the complete 9-bit M value.
201-0000-024 Rev 2.1, 8/2/99
Bit:
Symbol:
Type:
Default:
Bit:
Symbol:
Type:
Default:
Figure 26: Luma Transfer Function at different contrast enhancement settings
7
7
M7
R/W
0
6
6
M6
R/W
1
256
224
192
160
128
96
64
32
0
0
5
5
M5
R/W
0
32
64
4
Reserved
R/W
0
4
M4
R/W
0
96
128
160
3
Reserved
R/W
0
3
M3
R/W
0
192
224
2
N9
0
2
M2
0
256
R/W
R/W
Symbol: MNE
Address: 13H
Bits: 5
Symbol: PLLM
Address: 14H
Bits: 8
1
N8
R/W
0
1
M1
R/W
0
CH7004C
0
M8
R/W
0
0
M0
R/W
1
41

Related parts for CH7004C-V