GM71C17403C-5 HYNIX [Hynix Semiconductor], GM71C17403C-5 Datasheet - Page 8

no-image

GM71C17403C-5

Manufacturer Part Number
GM71C17403C-5
Description
4,194,304 WORDS x 4 BIT CMOS DYNAMIC RAM
Manufacturer
HYNIX [Hynix Semiconductor]
Datasheet
Rev 0.1 / Apr’01
Notes:
10.
11.
12.
13.
14.
15.
16.
17.
1.
2.
3.
4.
5.
6.
7.
8.
9.
AC Measurements assume t
An initial pause of 200us is required after power up followed by a minimum of eight
initialization cycles (any combination of cycles containing RAS-only refresh or CAS-before-
RAS refresh). If the internal refresh counter is used, a minimum of eight CAS-before-RAS
refresh cycles are required.
Operation with the
reference point only; if
controlled exclusively by
Operation with the
reference point only; if
controlled exclusively by
Either t
Either t
V
transition times are measured between V
Assume that
recommended value shown in this table,
Measured with a load circuit equivalent to 1 TTL loads and 100pF.
Assume that
Assume that
Either
t
and are not referenced to output voltage levels.
t
data sheet as electrical characteristics only; if
and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if
t
t
data read from the selected cell; if neither of the above sets of conditions is satisfied, the
condition of the data out (at access time) is indeterminate.
These parameters are referenced to CAS leading edge in early write cycles and to WE leading
edge in delayed write or read-modify-write cycles.
t
Access time is determined by the longer of
OFF
WCS
AWD
RASP
RWD
IH
(min) and V
(max) and
,
>=
(min) and
defines RAS pulse width in fast page mode cycles.
t
RWD
t
t
ODD
DZO
RCH
RWD
,
or t
or
or t
t
(min), the
CWD
t
t
t
RCD
RCD
t
RCD
DZC
CDD
RRH
t
t
,
OEZ
CPW
>=
<=
IL
t
<=
AWD
must be satisfied.
must be satisfied for a read cycles.
must be satisfied.
(max) are reference levels for measuring timing of input signals. Also,
(max) define the time at which the outputs achieve the open circuit condition
>=
t
t
t
t
t
RCD
RCD
RCD
RAD
RCD
t
and
CPW
t
(max) and
(max) and
CWD
(max) limit insures that
(max) limit insures that
(max) and
t
t
RCD
RAD
t
t
(min), the cycle is a read-modify-write and the data output will contain
CAC
AA
t
>=
CPW
T
.
= 2ns.
is greater than the specified
.
is greater than the specified
t
CWD
are not restrictive operating parameters. They are included in the
t
t
(min), and
RAD
RAD
t
RAD
<=
>=
<=
IH
t
t
t
RAC
RAD
RAD
t
(min) and V
RAD
t
AA
(max).
(max).
exceeds the value shown.
(max). If
t
t
or
WCS
AWD
t
t
RAC
RAC
t
CAC
>=
>=
(max) can be met,
(max) can be met,
t
or
WCS
t
IL
AWD
(max).
t
t
RCD
(min), the cycles is an early write cycle
ACP
(min), or
t
t
RCD
RAD
or
(max) limit, then access time is
(max) limit, then access time is
t
RAD
GM71C(S)17403C/CL
is greater than the maximum
t
CWD
t
t
RCD
RAD
>=
(max) is specified as a
(max) is specified as a
t
CWD
(min),
t
AWD
>=

Related parts for GM71C17403C-5