ZL50404GDC ZARLINK [Zarlink Semiconductor Inc], ZL50404GDC Datasheet - Page 106

no-image

ZL50404GDC

Manufacturer Part Number
ZL50404GDC
Description
Lightly Managed/Unmanaged 5-Port 10/100M Ethernet Switch
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet
CPU address ECB
Accessed by CPU (RO)
CPU address ECC
Accessed by CPU (RO)
CPU address ECD
Accessed by CPU (RO)
13.3.11
13.3.11.1
CPU Address: hF00
Accessed by CPU (R/W)
Bit [5:0]
Bit [7:6]
Bit [4:0]
Bit [5]
Bit [7:6]
Bit [1:0]
Bit [3:2]
Bit [4]
Bit [7:5]
Bit [0]:
Bit [1]:
Bit [2]:
Bit [3]:
(Group F Address) CPU Access Group
Rls_tail_ptr[14:9]
Rls_count[1:0]
Rls_count[6:2]
If 1, then It is multicast packet.
Rls_src_port[1:0[
Rls_src_port[3:2]
Class[1:0]
This release request is from QM directly.
Entries count in release FIFO, 0 means FIFO is empty
GCR - Global Control Register
Store configuration (Default = 0)
Write ‘1’ followed by ‘0’ to store configuration into external EEPROM
Store configuration and reset (Default = 0)
Write ‘1’ to store configuration into external EEPROM and reset chip
Start BIST (Default = 0)
Write ‘1’ followed by ‘0’ to start the device’s built-in self-test. The result is
found in the DCR register.
Write ‘1’ to reset chip
Soft Reset (Default = 0)
Zarlink Semiconductor Inc.
ZL50404
106
Data Sheet

Related parts for ZL50404GDC