HEF4007UBP,652 NXP Semiconductors, HEF4007UBP,652 Datasheet - Page 2

IC DUAL PAIR/INVERTER 14-DIP

HEF4007UBP,652

Manufacturer Part Number
HEF4007UBP,652
Description
IC DUAL PAIR/INVERTER 14-DIP
Manufacturer
NXP Semiconductors
Series
4000Br
Datasheets

Specifications of HEF4007UBP,652

Package / Case
14-DIP (0.300", 7.62mm)
Logic Type
Configurable Multiple Function
Number Of Circuits
2
Number Of Inputs
1
Mounting Type
Through Hole
Logic Family
HEF4000
Number Of Channels Per Chip
3
Polarity
Inverting
Supply Voltage (max)
15 V
Supply Voltage (min)
3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
High Level Output Current
- 3.6 mA (Min)
Input Bias Current (max)
4 uA
Low Level Output Current
3.6 mA (Min)
Minimum Operating Temperature
- 40 C
Propagation Delay Time
80 ns @ 5 V or 40 ns @ 10 V or 30 ns @ 15 V
Number Of Lines (input / Output)
3 / 3
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Voltage - Supply
-
Operating Temperature
-
Output Type
-
Current - Output High, Low
-
Schmitt Trigger Input
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4849-5
933324210652
HEF4007UBP,652
HEF4007UBPN
HEF4007UBPN
Philips Semiconductors
DESCRIPTION
The HEF4007UB is a dual complementary pair and an inverter with access to each device. It has three n-channel and
three p-channel enhancement mode MOS transistors.
January 1995
HEF4007UBP(N):
HEF4007UBD(F):
HEF4007UBT(D):
( ): Package Designator North America
Dual complementary pair and inverter
Fig.2 Pinning diagram.
14-lead DIL; plastic
(SOT27-1)
14-lead DIL; ceramic (cerdip)
(SOT73)
14-lead SO; plastic
(SOT108-1)
Fig.1 Schematic diagram.
2
PINNING
FAMILY DATA, I
See Family Specifications for V
S
D
D
S
D
G
P2
P1
N1
N2
N/P3
1
to G
, S
, S
, D
, D
P3
N3
P2
N2
3
source connections to 2nd and 3rd
p-channel transistors
drain connections from the 1st and 2nd
p-channel transistors
drain connections from the 1st and 2nd
n-channel transistors
source connections to the 2nd and 3rd
n-channel transistors
common connection to the 3rd p-channel
and n-channel transistor drains
gate connections to n-channel and
p-channel of the three transistor pairs
DD
LIMITS category GATES
IH
/V
Product specification
IL
HEF4007UB
unbuffered stages
gates

Related parts for HEF4007UBP,652