X5643S14-2.7A Xicor, X5643S14-2.7A Datasheet - Page 8

no-image

X5643S14-2.7A

Manufacturer Part Number
X5643S14-2.7A
Description
CPU Supervisor with 64Kbit SPI EEPROM
Manufacturer
Xicor
Datasheet
X5643/X5645
For the page write operation (byte or page write) to be
completed, CS can only be brought HIGH after bit 0 of
the last data byte to be written is clocked in. If it is
brought HIGH at any other time, the write operation will
not be completed (Figure 4).
To write to the status register, the WRSR instruction is
followed by the data to be written (Figure 5). Data bits
0 and 1 must be “0”.
While the write is in progress following a status register or
EEPROM sequence, the status register may be read to
check the WIP bit. During this time the WIP bit will be high.
OPERATIONAL NOTES
The device powers-up in the following state:
– The device is in the low power standby state.
– A HIGH to LOW transition on CS is required to enter
Figure 6. Read Status Register Sequence
Figure 7. Write Enable Latch Sequence
REV 1.1.1 3/5/01
an active state and receive an instruction.
SCK
CS
SO
SI
High Impedance
SCK
CS
SO
SI
0
1
Instruction
High Impedance
2
0
3
1
4
www.xicor.com
2
5
3
6
4
7
– SO pin is high impedance.
– The write enable latch is reset.
– The flag bit is reset.
– Reset signal is active for t
Data Protection
The following circuitry has been included to prevent
inadvertent writes:
– A WREN instruction must be issued to set the write
– CS must come HIGH at the proper clock count in
MSB
5
8
7
enable latch.
order to start a nonvolatile write cycle.
6
9
6
7
10 11 12 13 14
5
Data Out
4
3
Characteristics subject to change without notice.
2
1
0
PURST
.
8 of 19

Related parts for X5643S14-2.7A