RD48F2000P0ZBQ0 Intel Corporation, RD48F2000P0ZBQ0 Datasheet - Page 60

no-image

RD48F2000P0ZBQ0

Manufacturer Part Number
RD48F2000P0ZBQ0
Description
Intel StrataFlash Embedded Memory
Manufacturer
Intel Corporation
Datasheet
1-Gbit P30 Family
10.3.9
April 2005
60
boundary, the worst case output delay is one clock cycle less than the first access Latency Count.
This delay can take place only once, and doesn’t occur if the burst sequence does not cross a
device-row boundary. WAIT informs the system of this delay when it occurs.
Burst Length
The Burst Length bit (BL[2:0]) selects the linear burst length for all synchronous burst reads of the
flash memory array. The burst lengths are 4-word, 8-word, 16-word, and continuous word.
Continuous-burst accesses are linear only, and do not wrap within any word length boundaries (see
Table 25, “Burst Sequence Word Ordering” on page
outputs synchronous burst data until it reaches the end of the “burstable” address space.
Intel StrataFlash
Order Number: 306666, Revision: 001
®
Embedded Memory (P30)
59). When a burst cycle begins, the device
Datasheet

Related parts for RD48F2000P0ZBQ0