ISPLSI2064VL-100LJ44 LATTICE [Lattice Semiconductor], ISPLSI2064VL-100LJ44 Datasheet - Page 7

no-image

ISPLSI2064VL-100LJ44

Manufacturer Part Number
ISPLSI2064VL-100LJ44
Description
Manufacturer
LATTICE [Lattice Semiconductor]
Datasheet
Note: Calculations are based on timing specifications for the ispLSI 2064VL-165L.
Derivations of
ispLSI 2064VL Timing Model
GOE 0,1
Ded. In
Y0,1,2
I/O Pin
Reset
(Input)
t
t
t
su
h
co
3.5ns
3.0ns
9.0ns
I/O Delay
=
=
=
=
=
=
=
=
=
=
=
=
#21
#20
t
su,
I/O Cell
Logic + Reg su - Clock (min)
(
(#20 + #22 + #26) + (#29) - (#20 + #22 + #35)
(0.5 + 1.1 + 3.4) + (1.2) - (0.5 + 1.1 + 1.1)
Clock (max) + Reg h - Logic
(
(#20 + #22 + #35) + (#30) - (#20 + #22 + #26)
(0.5 + 1.1 + 4.1) + (2.3) - (0.5 + 1.1 + 3.4)
Clock (max) + Reg co + Output
(
(#20 + #22 + #35) + (#31) + (#36 + #38)
(0.5 + 1.1 + 4.1) + (0.3) + (1.4 + 1.6)
t
t
t
io +
io +
io +
t
h and
t
t
t
grp +
grp +
grp +
t
t
t
co from the Product Term Clock
t
20ptxor) + (
ptck(max)) + (
ptck(max)) + (
#45
#43, 44
#42
GRP
GRP
#22
t
gsu) - (
t
t
gh) - (
gco) + (
t
io +
t
io +
Reg 4 PT Bypass
t
orp +
#33, 34,
XOR Delays
Control
PTs
t
#25, 26, 27
Feedback
grp +
t
20 PT
35
grp +
#24
Comb 4 PT Bypass #23
7
t
ob)
t
OE
RE
CK
ptck(min))
t
Specifications ispLSI 2064VL
20ptxor)
GLB
GLB Reg Bypass
D
RST
Table 2-0042/2064VL
GLB Reg
Delay
#28
#29, 30,
31, 32
Q
ORP Bypass
Delay
ORP
ORP
#36
#37
#40, 41
0491/2064VL
#38,
39
I/O Cell
(Output)
I/O Pin

Related parts for ISPLSI2064VL-100LJ44