XR16V2650IL32 EXAR [Exar Corporation], XR16V2650IL32 Datasheet - Page 7

no-image

XR16V2650IL32

Manufacturer Part Number
XR16V2650IL32
Description
HIGH PERFORMANCE DUART WITH 32-BYTE FIFO
Manufacturer
EXAR [Exar Corporation]
Datasheet
REV. P1.0.0
The CPU interface is 8 data bits wide with 3 address lines and control signals to execute data bus read and
write transactions. The V2650 data interface supports the Intel compatible types of CPUs and it is compatible
to the industry standard 16C550 UART. No clock (oscillator nor external clock) is required to operate a data
bus transaction. Each bus cycle is asynchronous using CS#, IOR# and IOW# signals. Both UART channels
share the same data bus for host operations. The data bus interconnections are shown in
The V2650 can accept up to 5V inputs even when operating at 3.3V or 2.5V. But note that if the V2650 is
operating at 2.5V, its V
transceiver that is operating at 5V.
The RESET input resets the internal registers and the serial interface outputs in both channels to their default
state (see
function in the device.
The XR16V2650 provides a Device Identification code and a Device Revision code to distinguish the part from
other devices and revisions. To read the identification code from the part, it is required to set the baud rate
generator registers DLL and DLM both to 0x00 (DLD = 0xXX). Now reading the content of the DVID will
provide 0x06 for the XR16V2650 and reading the content of DREV will provide the revision of the part; for
example, a reading of 0x01 means revision A.
The UART provides the user with the capability to bi-directionally transfer information between an external
CPU and an external serial communication device. A LOW signal on the chip select pins, CSA# or CSB#,
allows the user to select UART channel A or B to configure, send transmit data and/or unload receive data to/
from the UART. Selecting both UARTs can be useful during power up initialization to write to the same internal
F
2.0 FUNCTIONAL DESCRIPTIONS
2.1
2.2
2.3
2.4
2.5
IGURE
3. XR16V2650 D
CPU Interface
5-Volt Tolerant Inputs
Device Reset
Device Identification and Revision
Channel A and B Selection
UART_RESE T
UART_CS B#
UART_CSA#
Table
UA RT_INTA
UA RT_INTB
RX RDYA#
RX RDYB#
TX RDYA #
TX RDYB #
IO W#
IO R#
D0
D1
D2
D3
D4
D5
D6
D7
A 0
A 1
A 2
15). An active high pulse of longer than 40 ns duration will be required to activate the reset
OH
ATA
may not be high enough to meet the requirements of the V
B
US
I
NTERCONNECTIONS
PRELIMINARY
7
HIGH PERFORMANCE DUART WITH 32-BYTE FIFO
TX RDYA #
RXRDY A#
TX RDYB #
RXRDY B#
RE SE T
CSA #
CSB #
INTA
INTB
D0
D1
D2
D3
D4
D5
D6
D7
IO R#
IOW #
A0
A1
A2
Channel A
Channel B
UART
UART
DTRA#
DSRB #
OP2B#
RTSA #
CTSA #
DSRA#
OP 2A #
DTRB #
RTSB #
CTSB #
CDB #
CDA #
G ND
RIB #
RIA#
V CC
TXB
RX B
TXA
RXA
V CC
Serial Interface of
Serial Interface of
IH
RS-232, RS-422
RS-232, RS-422
of a CPU or a serial
Figure
XR16V2650
3.

Related parts for XR16V2650IL32