X5645 XICOR [Xicor Inc.], X5645 Datasheet - Page 2

no-image

X5645

Manufacturer Part Number
X5645
Description
CPU Supervisor with 64Kbit SPI EEPROM
Manufacturer
XICOR [Xicor Inc.]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X5645
Manufacturer:
XILINX
0
Part Number:
X5645P
Manufacturer:
Vishay
Quantity:
331
Part Number:
X5645P
Manufacturer:
XICOR
Quantity:
20 000
X5643/X5645
PIN CONFIGURATION
REV 1.1.1 3/5/01
PDIP
Pin
CS/WDI
1
2
5
6
3
4
8
7
V
SO
WP
SS
12 & 13
1, 7, 8,
SOIC
2 & 3
Pin
10
11
14
4
9
5
6
1
2
3
4
8-Lead PDIP
15–17, 20
X5643/45
TSSOP
1, 4–6,
9–12,
Pin
13
14
19
18
2
3
7
8
8
7
6
5
CS/WDI
RESET/
RESET
Name
SCK
V
V
WP
SO
NC
SI
CC
SS
V
RESET/RESET
SCK
SI
CC
Chip Select Input. CS HIGH, deselects the device and the SO output pin is
at a high impedance state. Unless a nonvolatile write cycle is underway, the
device will be in the standby power mode. CS LOW enables the device, plac-
ing it in the active power mode. Prior to the start of any operation after power
up, a HIGH to LOW transition on CS is required.
Watchdog Input. A HIGH to LOW transition on the WDI pin restarts the watch-
dog timer. The absence of a HIGH to LOW transition within the watchdog time
out period results in RESET/RESET going active.
Serial Output. SO is a push/pull serial data output pin. A read cycle shifts data
out on this pin. The falling edge of the serial clock (SCK) clocks the data out.
Serial Input. SI is a serial data input pin. Input all opcodes, byte addresses, and
memory data on this pin. The rising edge of the serial clock (SCK) latches the in-
put data. Send all opcodes (Table 1), addresses and data MSB first.
Serial Clock. The serial clock controls the serial bus timing for data input and
output. The rising edge of SCK latches in the opcode, address, or data bits
present on the SI pin. The falling edge of SCK changes the data output on the
SO pin.
Write Protect. The WP pin works in conjunction with a nonvolatile WPEN bit to
“lock” the setting of the watchdog timer control and the memory write protect bits.
Ground
Supply Voltage
Reset Output . RESET/RESET is an active LOW/HIGH, open drain output
which goes active whenever V
It will remain active until V
200ms. RESET/RESET goes active if the watchdog timer is enabled and CS
remains either HIGH or LOW longer than the selectable watchdog time out
period. A falling edge of CS will reset the watchdog timer. RESET/RESET
goes active on power up at about 1V and remains active for 200ms after the
power supply stabilizes.
No internal connections
www.xicor.com
CC
rises above the minimum V
CS/WDI
CS/WDI
CC
Function
V
falls below the minimum V
NC
SO
WP
NC
SS
Characteristics subject to change without notice.
14-Lead SOIC
1
2
3
4
5
6
7
X5643/45
14
13
12
11
10
9
8
CC
CC
sense level for
NC
NC
V
V
RESET/RESET
SCK
SI
CC
CC
sense level.
2 of 19

Related parts for X5645