LT3640EFE LINER [Linear Technology], LT3640EFE Datasheet - Page 20

no-image

LT3640EFE

Manufacturer Part Number
LT3640EFE
Description
Dual Monolithic Buck Regulator with Power-On Reset and Watchdog Timer
Manufacturer
LINER [Linear Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LT3640EFE#PBF
Manufacturer:
Linear Technology
Quantity:
135
Part Number:
LT3640EFE#PBF
Manufacturer:
LT
Quantity:
3 000
Part Number:
LT3640EFE#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LT3640EFE#TRPBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
APPLICATIONS INFORMATION
LT3640
Figure 9a shows the power-on reset timing. Having FB1
or FB2 high starts the CPOR oscillator. After t
responding RST is released. When both RST1 and RST2
are released, the CWDT oscillator starts. Figure 9b shows
the watchdog waveform with the WDI period between t
and t
The CPOR oscillator is disabled and WDO remains high.
Figure 9c shows the watchdog waveform with the WDI
period longer than t
t
PCB Layout
For proper operation and minimum EMI, care must be
taken during the printed circuit board (PCB) layout. Figure
10 shows the recommended component placement with
trace, ground plane and via locations. The input loop of
the high voltage channel, which is formed by the V
and SW1 pins, the external catch diode (D1), the input
capacitor (C
possible. These external components should be placed
20
RST
WDU
when the watchdog upper boundary, t
. The WDI falling edge resets the CWDT oscillator.
IN
) and the ground, should be as small as
WDU
. WDO is asserted for a period of
Figure 10. Recommended PCB Layout, FE28 Package
WDU
RST
C
, expires.
, the cor-
OUT2
C
WDL
OUT1
IN
on the same side of the circuit board as the LT3640, and
their connections should be made on that layer. Place a
local, unbroken ground plane below these components.
The BST and SW nodes should be as small as possible.
The boost capacitor (C
and SW pins as possible.
The input loop of the low voltage channel is formed by
the V
Place C
this loop. Place a local, unbroken ground plane below
this input loop.
Keep the FB1 and FB2 nodes small so that the ground
traces will shield them from the switching nodes. The
Exposed Pad on the bottom of the package must be sol-
dered to the ground so that the pad acts as a heat sink. To
keep thermal resistance low, extend the ground plane as
much as possible, and add thermal vias under and near
the LT3640 to additional ground planes within the circuit
board and on the bottom side.
L2
L1
IN2
C
C
C
IN2
IN
BST
IN2
pin, the input capacitor (C
close to the V
3640 F10
BST
IN2
) should be as close to the BST
and the GND pin to minimize
IN2
) and the ground.
3640p

Related parts for LT3640EFE