IS42S32200C1-6BL ISSI [Integrated Silicon Solution, Inc], IS42S32200C1-6BL Datasheet - Page 30

no-image

IS42S32200C1-6BL

Manufacturer Part Number
IS42S32200C1-6BL
Description
512K Bits x 32 Bits x 4 Banks (64-MBIT) SYNCHRONOUS DYNAMIC RAM
Manufacturer
ISSI [Integrated Silicon Solution, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S32200C1-6BLI
Manufacturer:
ISSI
Quantity:
20 000
IS42S32200C1
CLOCK SUSPEND
Clock suspend mode occurs when a column access/burst
is in progress and CKE is registered LOW. In the clock
suspend mode, the internal clock is deactivated, “freezing”
the synchronous logic.
For each positive clock edge on which CKE is sampled
LOW, the next internal positive clock edge is suspended.
Clock Suspend During WRITE Burst
Clock Suspend During READ Burst
30
CAS Latency=2. Burst Length =4 or greater. DQM is low.
Burst Length 4 or greater DQM is low.
COMMAND
INTERNAL
ADDRESS
CLOCK
INTERNAL
COMMAND
CKE
ADDRESS
CLK
DQ
CLOCK
CKE
CLK
DQ
READ
BANK a,
COL n
T0
NOP
T0
NOP
T1
WRITE
BANK a,
COL n
D
T1
IN
n
Integrated Silicon Solution, Inc. — www.issi.com —
NOP
T2
D
OUT
T2
n
Any command or data present on the input pins at the time
of a suspended internal clock edge is ignored; any data
present on the DQ pins remains driven; and burst counters
are not incremented, as long as the clock is suspended.
(See following examples.)
Clock suspend mode is exited by registering CKE HIGH;
the internal clock and related operation will resume on the
subsequent positive clock edge.
T3
D
T3
OUT
n+1
NOP
T4
D
NOP
IN
T4
n+1
NOP
D
T5
OUT
D
DON'T CARE
n+2
NOP
IN
T5
n+2
DON'T CARE
NOP
D
T6
OUT
n+3
ISSI
1-800-379-4774
Rev. 00E
05/18/06
®

Related parts for IS42S32200C1-6BL