PALCE16V8-10 CYPRESS [Cypress Semiconductor], PALCE16V8-10 Datasheet - Page 5

no-image

PALCE16V8-10

Manufacturer Part Number
PALCE16V8-10
Description
Flash-Erasable Reprogrammable CMOS PAL Device
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PALCE16V8-10DMB
Manufacturer:
MOT
Quantity:
125
Part Number:
PALCE16V8-10JC
Manufacturer:
AMD
Quantity:
5 510
Part Number:
PALCE16V8-10JC
Manufacturer:
SEEQ
Quantity:
5 510
Part Number:
PALCE16V8-10JCT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
PALCE16V8-10JI
Quantity:
3 661
Part Number:
PALCE16V8-10PC
Manufacturer:
AMD
Quantity:
8 547
Document #: 38-03025 Rev. *A
AC Test Loads and Waveforms
Commercial and Industrial Switching Characteristics
t
t
t
t
t
t
t
t
t
t
t
t
Shaded areas contain preliminary information.
Notes:
10. This parameter is measured as the time after OE pin or internal disable input disables or enables the output pin. This delay is measured to the point at which a previous HIGH
11. This specification indicates the guaranteed maximum frequency at which a state machine configuration with external feedback can operate.
12. This specification indicates the guaranteed maximum frequency at which the device can operate in data path mode.
13. This specification indicates the guaranteed maximum frequency at which a state machine configuration with internal only feedback can operate.
14. This parameter is calculated from the clock period at f
Parameter
PD
PZX
PXZ
PD
PZX
PXZ
EA
ER
CO
S
H
P
8. Min. times are tested initially and after any design or process changes that may affect these parameters.
9. This specification is guaranteed for all device outputs changing state in a given access cycle.
, t
level has fallen to 0.5 volts below V
Specification
, t
, t
CO
EA
ER
Input to Output
Propagation Delay
OE to Output Enable
OE to Output Disable
Input to Output
Enable Delay
Input to Output
Disable Delay
Clock to Output Delay
Input or Feedback
Set-up Time
Input Hold Time
External Clock
Period (t
Description
CO
Closed
Z · H: Open
Z · L: Closed
H · Z: Open
L · Z: Closed
+ t
[7]
S
[7, 10]
OH
)
min. or a previous LOW level has risen to 0.5 volts above V
[8, 9]
S
1
[8, 9]
GND
3.0V
OUTPUT
< 2 ns
USE ULTRA37000™ FOR
Min.
1
1
1
1
1
1
3
0
7
16V8-5
MAX
ALL NEW DESIGNS
50 pF
5 pF
internal (1/f
C
Max.
L
5
6
5
6
5
4
10%
5V
MAX3
90%
ALL INPUT PULSES
Min.
S1
R1
R2
200Ω
10
3
2
5
0
) as measured (see Note 7 above) minus t
R
16V8-7
Commercial
1
Max.
7.5
6
6
9
9
5
C
L
390Ω
[2]
R
OL
2
Min.
14.5
7.5
max.
TEST POINT
3
2
0
16V8-10
90%
Max.
390Ω
10
10
10
10
10
R
7
10%
1
< 2 ns
Military
Min.
12
22
S
3
2
0
16V8-15
.
750Ω
R
2
Max.
15
15
15
15
15
10
Measured Output Value
Min.
H · Z: V
15
27
PALCE16V8
L · Z: V
3
2
0
16V8-25
1.5V
1.5V
Max.
OL
OH
25
20
20
25
25
12
Page 5 of 13
+ 0.5V
– 0.5V
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for PALCE16V8-10