A80960HA25SL2GX INTEL [Intel Corporation], A80960HA25SL2GX Datasheet - Page 72

no-image

A80960HA25SL2GX

Manufacturer Part Number
A80960HA25SL2GX
Description
80960HA/HD/HT 32-Bit High-Performance Superscalar Processor
Manufacturer
INTEL [Intel Corporation]
Datasheet
80960HA/HD/HT
66
Figure 49. BREQ and BSTALL Operation
The processor can stall (BSTALL asserted) even with an empty bus queue (BREQ deasserted).
Depending on the instruction stream and memory wait states, the two signals can be separated by
several CLKIN cycles.
Bus arbitration logic that logically “ANDs” BSTALL and BREQ will not correctly grant the bus to
the processor in all stall cases, potentially degrading processor performance.
Do not logically “AND” BSTALL and BREQ together in arbitration logic. Instead, the simplest
bus arbitration should logically “OR” BSTALL and BREQ to determine the processor’s bus
ownership requirements.
More sophisticated arbitration should recognize the priority nature of these two signals. Using a
traffic light analogy, BREQ is a “yellow light” warning of a possible processor stall and BSTALL
is a “red light” indicating a stall in progress.
BSTALL
BLAST
CLKIN
BREQ
ADS
Advance Information
Datasheet

Related parts for A80960HA25SL2GX