PCA9541ABS/01 NXP [NXP Semiconductors], PCA9541ABS/01 Datasheet - Page 31

no-image

PCA9541ABS/01

Manufacturer Part Number
PCA9541ABS/01
Description
2-to-1 I2C-bus master selector with interrupt logic and reset
Manufacturer
NXP [NXP Semiconductors]
Datasheet
NXP Semiconductors
[4]
[5]
[6]
[7]
PCA9541A_3
Product data sheet
Fig 23. Definition of timing on the I
Fig 24. I
C
Measurements taken with 1 k pull-up resistor and 50 pF load.
Resetting the device while actively communicating on the bus may cause glitches or errant STOP conditions.
Upon reset, the full delay will be the sum of t
b
SDA
SCL
= total capacitance of one bus line in pF.
Rise and fall times, refer to V
2
C-bus timing diagram
P
t
BUF
protocol
SDA
SCL
S
t
SU;STA
t
t
HD;STA
BUF
condition
t
LOW
START
(S)
t
HD;STA
IL
and V
2
t
t
t
LOW
r
HD;DAT
C-bus
t
r
IH
MSB
bit 7
(A7)
rst
.
t
and the RC time constant of the SDA bus.
HIGH
Rev. 03 — 16 July 2009
t
t
HIGH
SU;DAT
t
2-to-1 I
f
1
/f
bit 6
(A6)
SCL
t
f
t
2
HD;DAT
t
C-bus master selector with interrupt logic and reset
SU;DAT
(R/W)
bit 0
t
VD;DAT
acknowledge
Sr
(A)
t
SU;STA
t
HD;STA
t
VD;ACK
condition
STOP
(P)
t
SU;STO
002aab175
PCA9541A
t
SP
t
SU;STO
© NXP B.V. 2009. All rights reserved.
002aaa986
P
31 of 41

Related parts for PCA9541ABS/01