M41T00AUDD1E STMICROELECTRONICS [STMicroelectronics], M41T00AUDD1E Datasheet - Page 15

no-image

M41T00AUDD1E

Manufacturer Part Number
M41T00AUDD1E
Description
Serial real-time clock with audio
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M41T00AUDD1E
Manufacturer:
ST
0
4.4
Figure 11. WRITE mode sequence
4.5
With valid V
cycles. Should the supply voltage decay, the M41T00AUD will automatically deselect, write protecting
itself when V
BUS ACTIVITY:
MASTER
SDA LINE
BUS ACTIVITY:
CC
WRITE mode
In this mode the master transmitter transmits to the M41T00AUD slave receiver. Bus
protocol is shown in
(R/W = 0) is placed on the bus and indicates to the addressed device that word address An
will follow and is to be written to the on-chip address pointer. The data word to be written to
the device is strobed in next and the internal address pointer is incremented to the next
location within the device on the reception of an acknowledge clock. The M41T00AUD slave
receiver will send an acknowledge clock to the master transmitter after it has received the
slave address and again after it has received the word address and each data byte (see
Figure
Data retention mode
CC
applied, the M41T00AUD can be accessed as described above with READ or WRITE
falls (see
8).
S
ADDRESS
SLAVE
Figure
13).
Figure
ADDRESS (An)
11. Following the START condition and slave address, a logic '0'
WORD
DATA n
DATA n+1
DATA n+X
AI00591
P
15/44

Related parts for M41T00AUDD1E