CY7C373 CYPRESS [Cypress Semiconductor], CY7C373 Datasheet - Page 6

no-image

CY7C373

Manufacturer Part Number
CY7C373
Description
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C373-100JC
Manufacturer:
CYPRESS
Quantity:
13 888
Part Number:
CY7C373-66JC
Manufacturer:
CY
Quantity:
51
Part Number:
CY7C373-83JC
Manufacturer:
CYPRESS
Quantity:
13 888
Part Number:
CY7C3731-66AC
Manufacturer:
CYPRESS
Quantity:
650
Part Number:
CY7C3731-66JC
Manufacturer:
FSC
Quantity:
11
Document #: 38-03030 Rev. *A
Switching Characteristics
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
f
f
f
t
37x
Notes:
Parameter
11. All AC parameters are measured with 16 outputs switching and 35-pF AC Test Load.
12. This specification is intended to guarantee interface compatibility of the other members of the CY7C370i family with the CY7C373i. This specification is met for
PD
PDL
PDLL
EA
ER
WL
WH
IS
IH
ICO
ICOL
CO
S
H
CO2
SCS
SL
HL
MAX1
MAX2
MAX3
OH
Combinatorial Mode Parameters
Input Registered/Latched Mode Parameters
Output Registered/Latched Mode Parameters
the devices operating at the same ambient temperature and at the same power supply voltage.
–t
IH
Input to Combinatorial Output
Input to Output Through Transparent Input or
Output Latch
Input to Output Through Transparent Input and
Output Latches
Input to Output Enable
Input to Output Disable
Clock or Latch Enable Input LOW Time
Clock or Latch Enable Input HIGH Time
Input Register or Latch Set-Up Time
Input Register or Latch Hold Time
Input Register Clock or Latch Enable to
Combinatorial Output
Input Register Clock or Latch Enable to
Output Through Transparent Output Latch
Clock or Latch Enable to Output
Set-Up Time from Input to Clock or Latch
Enable
Register or Latch Data Hold Time
Output Clock or Latch Enable to Output Delay
(Through Memory Array)
Output Clock or Latch Enable to Output Clock
or Latch Enable (Through Memory Array)
Set-Up Time from Input Through Transparent
Latch to Output Register Clock or Latch
Enable
Hold Time for Input Through Transparent Latch
from Output Register Clock or Latch Enable
Maximum Frequency with Internal Feedback
(Least of 1/t
Maximum Frequency Data Path in Output
Registered/Latched Mode (Lesser of 1/(t
t
Maximum Frequency of (2) CY7C373is with
External Feedback (Lesser of 1/(t
1/(t
Output Data Stable from Output clock Minus
Input Register Hold Time for 7C37x
WH
WL
), 1/(t
+ t
S
WH
+ t
)
[7]
SCS
H
[1]
), or 1/t
[1]
, 1/(t
Description
CO
S
+ t
[1]
Over the Operating Range
)
[7]
[1]
H
[1]
), or 1/t
[1]
USE ULTRA37000
CO
[1]
CO
ALL NEW DESIGNS
)
[7]
[7, 12]
+ t
S
[7]
[7]
) and
WL
[1]
+
153.8
[11]
7C373i–125
Min.
83.3
125
5.5
10
3
3
2
2
0
8
0
0
Max.
6.5
10
13
15
14
14
14
16
14
TM
FOR
153.8
7C373i–100
Min.
100
10
12
80
3
3
2
2
6
0
0
0
Max.
6.5
12
15
16
16
16
16
18
16
7C373iL-83
Min.
62.5
125
7C373i–83
12
15
83
4
4
3
3
8
0
0
0
Max.
15
18
19
19
19
19
21
19
8
7C373iL–66
Min.
100
7C373i–66
10
15
20
66
50
5
5
4
4
0
0
0
CY7C373i
Page 6 of 12
Max.
20
22
24
24
24
24
26
10
24
MHz
MHz
MHz
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for CY7C373