CY7B991V Cypress Semiconductor, CY7B991V Datasheet - Page 11

no-image

CY7B991V

Manufacturer Part Number
CY7B991V
Description
Low Voltage Programmable Skew Clock Buffer
Manufacturer
Cypress Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7B991V-2JC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7B991V-2JC
Manufacturer:
CYP
Quantity:
20 000
Part Number:
CY7B991V-2JC CS5278
Manufacturer:
MMI
Quantity:
12
Part Number:
CY7B991V-2JCT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7B991V-2JCT*
Manufacturer:
RICHTEK
Quantity:
3 000
Part Number:
CY7B991V-2JXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7B991V-2JXCT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7B991V-5JC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7B991V-5JC
Manufacturer:
CYPRESS
Quantity:
31
Part Number:
CY7B991V-5JC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CY7B991V-5JC
Quantity:
10
Part Number:
CY7B991V-5JI
Manufacturer:
CYP
Quantity:
20 000
Part Number:
CY7B991V-5JXC
Manufacturer:
CY
Quantity:
22
Part Number:
CY7B991V-5JXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7B991V-5JXCT
Manufacturer:
CY
Quantity:
2 287
Figure 8 shows the CY7B991V connected in series to con-
struct a zero-skew clock distribution tree between boards. De-
lays of the downstream clock buffers can be programmed to
compensate for the wire length (i.e., select negative skew
equal to the wire delay) necessary to connect them to the mas-
Document #: 38-07141 Rev. **
DISTRIBUTION
SYSTEM
CLOCK
20–MHz
CLOCK
FB
REF
FS
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
FB
REF
FS
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
Figure 8. Board-to-Board Clock Distribution
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
Figure 7. Multi-Function Clock Driver
REF
REF
ter clock source, approximating a zero-delay clock tree. Cas-
caded clock buffers will accumulate low-frequency jitter be-
cause of the non-ideal filtering characteristics of the PLL filter.
It is recommended that not more than two clock buffers be
connected in series.
SKEWED –3.125 ns (–4t
80-MHz
L4
L1
ZERO SKEW
L2
L3
INVERTED
80-MHz
20-MHz
80-MHz
Z
0
U
)
Z
FB
REF
FS
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
0
Z
Z
0
Z
0
0
Z
Z
Z
0
0
0
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
3.3V RoboClock
LOAD
LOAD
LOAD
LOAD
LOAD
LOAD
LOAD
7B991V–14
CY7B991V
Page 11 of 13
LOAD
7B991V–15
LOAD

Related parts for CY7B991V