CS4362-BQ CIRRUS [Cirrus Logic], CS4362-BQ Datasheet - Page 15

no-image

CS4362-BQ

Manufacturer Part Number
CS4362-BQ
Description
114 dB, 192 kHz 6-Channel D/A Converter?
Manufacturer
CIRRUS [Cirrus Logic]
Datasheet
3.
Note:
3.1
3.1.1
3.1.2
3.1.3
3.1.4
CPEN
REGISTER DESCRIPTION
Function
Function:
Function:
Function:
7
0
Mode Control 1 (address 01h)
CONTROL PORT ENABLE (CPEN)
FREEZE CONTROLS (FREEZE)
MASTER CLOCK DIVIDE ENABLE (MCLKDIV)
DAC PAIR DISABLE (DACX_DIS)
All registers are read/write in I
Default = 0
0 - Disabled
1 - Enabled
Default = 0
0 - Disabled
1 - Enabled
Default = 0
0 - Disabled
1 - Enabled
Default = 0
0 - Enabled
1 - Disabled
This bit defaults to 0, allowing the device to power-up in Stand-Alone mode. The Control port mode
can be accessed by setting this bit to 1. This will allow the operation of the device to be controlled by
the registers and the pin definitions will conform to Control Port Mode. To accomplish a clean power-
up, the user should write this bit within 10 ms following the release of Reset.
This function allows modifications to be made to the registers without the changes taking effect until
the FREEZE is disabled. To make multiple changes in the Control port registers take effect simulta-
neously, enable the FREEZE Bit, make all register changes, then Disable the FREEZE bit.
The MCLKDIV bit enables a circuit which divides the externally applied MCLK signal by 2 prior to all
other internal circuitry.
When enabled the respective DAC channel pairx (AOUTAx and AOUTBx) will remain in a reset state.
It is advised that changes to these bits be made while the power down bit is enabled to eliminate the
possibility of audible artifacts.
:
FREEZE
6
0
MCLKDIV
0
5
2
C mode and write only in SPI, unless otherwise noted.
Reserved
4
0
DAC3_DIS
3
0
DAC2_DIS
2
0
DAC1_DIS
1
0
CS4362
PDN
0
1
15

Related parts for CS4362-BQ