ch7003b-v Chrontel, ch7003b-v Datasheet - Page 26

no-image

ch7003b-v

Manufacturer Part Number
ch7003b-v
Description
Ch7003 Digital Pc To Tv Encoder
Manufacturer
Chrontel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CH7003B-V
Quantity:
1 831
Part Number:
CH7003B-V
Manufacturer:
CHRONTEL
Quantity:
20 000
Company:
Part Number:
CH7003B-V
Quantity:
2 646
CHRONTEL
AutoInc
AR[5:0]
The following two sections describe the operation of the serial interface for the four combinations of R/W = 0,1 and
AutoInc = 0,1.
CH7003 Write Cycle Protocols (R/W = 0)
Data transfer with acknowledge is required. The acknowledge-related clock pulse is generated by the master-
transmitter. The master-transmitter releases the SD line (HIGH) during the acknowledge clock pulse. The slave-
receiver must pull down the SD line, during the acknowledge clock pulse, so that it remains stable LOW during the
HIGH period of the clock pulse. The CH7003 always acknowledges for writes (see Figure 21). Note that the
resultant state on SD is the wired-AND of data outputs from the transmitter and receiver.
Figure 22 shows two consecutive alternating write cycles for AutoInc = 0 and R/W = 0. The byte of information,
following the Register Address Byte (RAB), is the data to be written into the register specified by AR[5:0]. If
AutoInc = 0, then another RAB is expected from the master device, followed by another data byte, and so on.
26
Register Address Auto-Increment - to facilitate sequential R/W of registers.
“1”:
Write: After writing data into a register, the Address Register will automatically be
Read: Before loading data from a register to the on-chip temporary register (getting ready to
“0”:
Write: After writing data into a register, the Address Register will remain unchanged until a
Read: Before loading data from a register to the on-chip temporary register (getting ready to
Specifies the Address of the Register to be Accessed.
This register address is loaded into the Address Register of the CH7003. The R/W access, which
follows, is directed to the register specified by the content stored in the Address Register.
By Master-Transmitter
Auto-Increment enabled (auto-increment mode).
incremented by one.
be serially read), the Address Register will automatically be incremented by one.
However, for the first read after an RAB, the Address Register will not be changed.
Auto-Increment disabled (alternating mode).
new RAB is written.
be serially read), the Address Register will remain unchanged.
SD Data Output
SD Data Output
By the CH7003
Figure 21: Acknowledge on the Bus
SC from
Master
Condition
Start
1
2
not acknowledge
acknowledge
201-0000-023 Rev. 4.2, 4/12/2002
acknowledgement
8
clock pulse for
9
CH7003B

Related parts for ch7003b-v