mx25l8005 Macronix International Co., mx25l8005 Datasheet - Page 9

no-image

mx25l8005

Manufacturer Part Number
mx25l8005
Description
8m-bit [x 1] Cmos Serial Flash
Manufacturer
Macronix International Co.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MX25L8005
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Part Number:
mx25l8005M2-15G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Part Number:
mx25l8005M2C-15G
Manufacturer:
MAXIM
Quantity:
19 882
Part Number:
mx25l8005M2C-15G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Company:
Part Number:
mx25l8005M2C-15G
Quantity:
12 000
Company:
Part Number:
mx25l8005M2C-15G
Quantity:
276
Company:
Part Number:
mx25l8005M2C-15G
Quantity:
42
Part Number:
mx25l8005M2I-12G
Manufacturer:
MX
Quantity:
1 000
Part Number:
mx25l8005M2I-12G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Part Number:
mx25l8005MC-15G
Manufacturer:
MX
Quantity:
20 000
Company:
Part Number:
mx25l8005MC-15G
Quantity:
82
Part Number:
mx25l8005MI-15G
Manufacturer:
MURATA
Quantity:
938
Figure 2.
DEVICE OPERATION
1. Before a command is issued, status register should be checked to ensure device is ready for the intended operation.
2. When incorrect command is inputted to this LSI, this LSI becomes standby mode and keeps the standby mode until
3. When correct command is inputted to this LSI, this LSI becomes active mode and keeps the active mode until next
4. Input data is latched on the rising edge of Serial Clock(SCLK) and data shifts out on the falling edge of SCLK. The
5. For the following instructions: RDID, RDSR, READ, FAST_READ, RES and REMS the shifted-in instruction sequence
6. During the progress of Write Status Register, Program, Erase operation, to access the memory array is neglected and
Note:
CPOL indicates clock polarity of SPI master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not
transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which SPI mode is
supported.
P/N: PM1237
next CS# falling edge. In standby mode, SO pin of this LSI should be High-Z.
CS# rising edge.
difference of SPI mode 0 and mode 3 is shown as Figure 2.
is followed by a data-out sequence. After any bit of data being shifted out, the CS# can be high. For the following
instructions: WREN, WRDI, WRSR, SE, BE, CE, PP, RDP and DP the CS# must go high exactly at the byte boundary;
otherwise, the instruction will be rejected and not executed.
not affect the current operation of Write Status Register, Program, Erase.
(SPI mode 0)
(SPI mode 3)
SPI Modes Supported
CPOL
0
1
CPHA
0
1
SI
SO
SCLK
SCLK
MSB
shift in
9
shift out
MX25L8005
MSB
REV. 2.0, APR. 18, 2008

Related parts for mx25l8005