mx25l8005 Macronix International Co., mx25l8005 Datasheet - Page 15

no-image

mx25l8005

Manufacturer Part Number
mx25l8005
Description
8m-bit [x 1] Cmos Serial Flash
Manufacturer
Macronix International Co.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MX25L8005
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Part Number:
mx25l8005M2-15G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Part Number:
mx25l8005M2C-15G
Manufacturer:
MAXIM
Quantity:
19 882
Part Number:
mx25l8005M2C-15G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Company:
Part Number:
mx25l8005M2C-15G
Quantity:
12 000
Company:
Part Number:
mx25l8005M2C-15G
Quantity:
276
Company:
Part Number:
mx25l8005M2C-15G
Quantity:
42
Part Number:
mx25l8005M2I-12G
Manufacturer:
MX
Quantity:
1 000
Part Number:
mx25l8005M2I-12G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Part Number:
mx25l8005MC-15G
Manufacturer:
MX
Quantity:
20 000
Company:
Part Number:
mx25l8005MC-15G
Quantity:
82
Part Number:
mx25l8005MI-15G
Manufacturer:
MURATA
Quantity:
938
The self-timed Page Program Cycle time (tPP) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress
(WIP) bit still can be check out during the Page Program cycle is in progress. The WIP sets 1 during the tPP timing, and
sets 0 when Page Program Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the page is protected by
BP2, BP1, BP0 bits, the Page Program (PP) instruction will not be executed.
(12) Deep Power-down (DP)
The Deep Power-down (DP) instruction is for setting the device on the minimizing the power consumption (to entering the
Deep Power-down mode), the standby current is reduced from ISB1 to ISB2). The Deep Power-down mode requires the
Deep Power-down (DP) instruction to enter, during the Deep Power-down mode, the device is not active and all Write/
Program/Erase instruction are ignored. When CS# goes high, it's only in standby mode not deep power-down mode. It's
different from Standby mode.
The sequence of issuing DP instruction is: CS# goes low-> sending DP instruction code-> CS# goes high. (see Figure 22)
Once the DP instruction is set, all instruction will be ignored except the Release from Deep Power-down mode (RDP) and
Read Electronic Signature (RES) instruction. (RES instruction to allow the ID been read out). When Power-down, the deep
power-down mode automatically stops, and when power-up, the device automatically is in standby mode. For RDP
instruction the CS# must go high exactly at the byte boundary (the latest eighth bit of instruction code been latched-in);
otherwise, the instruction will not executed. As soon as Chip Select (CS#) goes high, a delay of tDP is required before
entering the Deep Power-down mode and reducing the current to ISB2.
(13) Release from Deep Power-down (RDP), Read Electronic Signature (RES)
The Release from Deep Power-down (RDP) instruction is terminated by driving Chip Select (CS#) High. When Chip Select
(CS#) is driven High, the device is put in the Stand-by Power mode. If the device was not previously in the Deep Power-
down mode, the transition to the Stand-by Power mode is immediate. If the device was previously in the Deep Power-down
mode, though, the transition to the Stand-by Power mode is delayed by tRES2, and Chip Select (CS#) must remain High
for at least tRES2(max), as specified in Table 6. Once in the Stand-by Power mode, the device waits to be selected, so
that it can receive, decode and execute instructions.
RES instruction is for reading out the old style of 8-bit Electronic Signature, whose values are shown as table of ID
Definitions. This is not the same as RDID instruction. It is not recommended to use for new design. For new deisng, please
use RDID instruction. Even in Deep power-down mode, the RDP and RES are also allowed to be executed, only except
the device is in progress of program/erase/write cycle; there's no effect on the current program/erase/write cycle in
progress.
The sequence is shown as Figure 23,24.
The RES instruction is ended by CS# goes high after the ID been read out at least once. The ID outputs repeatedly if
continuously send the additional clock cycles on SCLK while CS# is at low. If the device was not previously in Deep Power-
down mode, the device transition to standby mode is immediate. If the device was previously in Deep Power-down mode,
there's a delay of tRES2 to transit to standby mode, and CS# must remain to high at least tRES2(max). Once in the standby
mode, the device waits to be selected, so it can be receive, decode, and execute instruction.
The RDP instruction is for releasing from Deep Power Down Mode.
P/N: PM1237
15
MX25L8005
REV. 2.0, APR. 18, 2008

Related parts for mx25l8005